

S3 Family 8-Bit Microcontrollers

# **S3F80P9 MCU**

## **Product Specification**

PS032005-0917



Copyright ©2017 Zilog<sup>®</sup>, Inc. All rights reserved. www.zilog.com



ii

#### Warning: DO NOT USE THIS PRODUCT IN LIFE SUPPORT SYSTEMS.

#### LIFE SUPPORT POLICY

ZILOG'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF ZILOG CORPORATION.

#### As used herein

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

#### **Document Disclaimer**

©2017 Zilog, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZILOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. The information contained within this document has been verified according to the general principles of electrical and mechanical engineering.

S3 and Z8 are trademarks or registered trademarks of Zilog, Inc. All other product or service names are the property of their respective owners.



# **Revision History**

Each instance in this document's revision history reflects a change from its previous edition. For more details, refer to the corresponding page(s) or appropriate links furnished in the table below.

| Data        | Revision | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Daga                                                                |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|
| Date        | Level    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Page                                                                |
| Sep<br>2017 | 05       | Added Zilog Library-based Development Platform and updated to most current 3rd party tools                                                                                                                                                                                                                                                                                                                                                                                                                   | CH 21                                                               |
|             |          | Changed package type description from ELP to QFN                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Various                                                             |
|             |          | Corrected minor typos                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Various                                                             |
| Dec<br>2016 | 04       | Updated Revision History description to reflect 32-pin, not 24-pin, ELP package from Revision 03.                                                                                                                                                                                                                                                                                                                                                                                                            | iii                                                                 |
| Jan<br>2015 | 03       | Revised the Ordering Information table to reflect the Thin 24-pin ELP package as a Tape & Reel offering.                                                                                                                                                                                                                                                                                                                                                                                                     | <u>322</u>                                                          |
| Oct<br>2014 | 02       | Added pin assignments for the 32-pin ELP package (Figure 5); modified<br>Table 2 to include pin descriptions for the 32-pin ELP package; modified<br>pin circuit diagrams, Figures 7 through 12; modified Noncontiguous 16-<br>Byte Working Register Block (Figure 19), corrected Op Code Quick Ref-<br>erence (changed Irr to Ir in D2; CPIJNE, Table 27); corrected Figure 50 to<br>imply hex values; deleted Slew Rate of LVD data from Low Voltage<br>Detect Circuit (Table 92); updated to Zilog style. | <u>7, 10,</u><br><u>14–18,</u><br><u>30, 91,</u><br><u>150, 295</u> |
| Mar<br>2014 | 01       | Original Zilog issue.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | All                                                                 |



# **Table of Contents**

| Revision H   | istory . |                                                                                | iii |
|--------------|----------|--------------------------------------------------------------------------------|-----|
| Table of Co  | ontents  |                                                                                | iv  |
| List of Figu | res      |                                                                                | xi  |
|              |          |                                                                                |     |
| Chapter 1.   | Overvie  | ?w                                                                             | 1   |
| *            |          | 3F80P9 Microcontroller                                                         |     |
|              | 1.2. Fe  | atures                                                                         | 1   |
|              | 1.3. Bl  | ock Diagram                                                                    | 4   |
|              | 1.4. Pi  | n Assignments                                                                  | 6   |
|              | 1.5. Pi  | n Circuits                                                                     | 14  |
| Chapter 2.   | Address  | s Space                                                                        | 19  |
|              | 2.1. Pr  | ogram Memory                                                                   | 19  |
|              | 2.       | 1.1. Smart Option                                                              | 21  |
|              |          | egister Architecture                                                           |     |
|              |          | 2.1. Register Page Pointer                                                     |     |
|              |          | 2.2. Register Set1                                                             |     |
|              |          | 2.4. Prime Register Space                                                      |     |
|              |          | 2.5. Working Registers                                                         |     |
|              | 2.2      | 2.6. Using the Register Pointers                                               | 29  |
|              |          | egister Addressing                                                             |     |
|              |          | 3.1. Common Working Register Area                                              |     |
|              |          | 3.2. 4-Bit Working Register Addressing                                         |     |
|              |          | 3.3.       8-Bit Working Register Addressing         egister Pointer Registers |     |
|              |          | vstem and User Stacks                                                          |     |
|              | -        | 5.1. Stack Operations                                                          |     |
|              |          | 5.2. User-Defined Stacks                                                       |     |
|              |          | 5.3. Stack Pointers                                                            |     |
|              | 2.6. St  | ack Pointer Register                                                           | 42  |
| Chapter 3.   | Address  | sing Modes                                                                     | 43  |
|              |          | egister Addressing Mode                                                        | 43  |
|              | 3.2. In  | direct Register Addressing Mode                                                | 45  |
|              | 3.3. In  | dexed Addressing Mode                                                          | 48  |
|              |          |                                                                                |     |



|            | 3.4. Direct Address Mode                         | 51 |
|------------|--------------------------------------------------|----|
|            | 3.5. Indirect Address Mode                       | 53 |
|            | 3.6. Relative Address Mode                       | 54 |
|            | 3.7. Immediate Mode                              | 55 |
| Chapter 4. | Control Registers                                | 57 |
|            | 4.1. External Memory Timing Register             | 60 |
| Chapter 5. | Interrupt Structure                              | 61 |
|            | 5.1. Levels                                      | 61 |
|            | 5.2. Vectors                                     | 61 |
|            | 5.3. Sources                                     | 61 |
|            | 5.4. Interrupt Types                             | 62 |
|            | 5.5. Interrupt Vector Addresses                  | 65 |
|            | 5.6. Enable/Disable Interrupt Instructions       | 67 |
|            | 5.7. Interrupt Processing Control Points         | 68 |
|            | 5.8. Peripheral Interrupt Control Registers      | 70 |
|            | 5.9. System Mode Register                        | 71 |
|            | 5.10. Interrupt Mask Register                    | 72 |
|            | 5.11. Interrupt Priority Register                | 74 |
|            | 5.12. Interrupt Request Register                 | 76 |
|            | 5.13. Interrupt Pending Function Types           | 77 |
|            | 5.14. Interrupt Source Polling Sequence          | 78 |
|            | 5.15. Interrupt Service Routines                 | 78 |
|            | 5.16. Generating Interrupt Vector Addresses      | 79 |
|            | 5.17. Nesting of Vectored Interrupts             | 79 |
|            | 5.18. Instruction Pointer                        | 80 |
|            | 5.19. Fast Interrupt Processing                  | 81 |
|            | 5.19.1. Procedure for Initiating Fast Interrupts |    |
|            | 5.19.2. Fast Interrupt Service Routine           |    |
|            | 5.19.3. Programming Guidelines                   |    |
| Chapter 6. | CPU Instructions                                 |    |
|            | 6.1. Data Types                                  |    |
|            | 6.2. Register Addressing                         |    |
|            | 6.3. Addressing Modes                            |    |
|            | 6.4. Instruction Summary                         |    |
|            | 6.5. Flags Register                              |    |
|            | 6.6. Instruction Set Notation                    | 89 |



| Chapter | 7. Op Code Maps                              |
|---------|----------------------------------------------|
|         | 7.1. Condition Codes                         |
| Chapter | 8. Instruction Set                           |
| 1       | Add with Carry                               |
|         | Add                                          |
|         | Logical AND                                  |
|         | BAND-Bit AND 101                             |
|         | Bit Compare                                  |
|         | Bit Complement                               |
|         | Bit Reset                                    |
|         | Bit Set 105                                  |
|         | Bit OR 106                                   |
|         | Bit Test, Jump Relative on False 108         |
|         | Bit Test, Jump Relative on True 109          |
|         | Bit XOR 110                                  |
|         | Call Procedure                               |
|         | Complement Carry Flag 113                    |
|         | Clear                                        |
|         | Complement                                   |
|         | Compare                                      |
|         | Compare, Increment, and Jump on Equal 118    |
|         | Compare, Increment, and Jump on NonEqual 119 |
|         | Decimal Adjust                               |
|         | Decrement                                    |
|         | Decrement Word                               |
|         | Disable Interrupts                           |
|         | Divide (Unsigned)                            |
|         | Decrement and Jump if NonZero 126            |
|         | Enable Interrupts                            |
|         | Enter                                        |
|         | Exit                                         |
|         | Idle Operation                               |
|         | Increment                                    |
|         | Increment Word                               |
|         | Interrupt Return                             |
|         | Jump                                         |
|         | Jump Relative                                |
|         | Load                                         |
|         | Load Bit                                     |
|         | Load Memory                                  |



| ~ ~ / |   |  |
|-------|---|--|
| v     | L |  |
|       |   |  |

|             | Load Memory and Decrement                 | 144 |
|-------------|-------------------------------------------|-----|
|             | Load Memory and Increment                 | 145 |
|             | Load Memory with PreDecrement             | 146 |
|             | Load Memory with PreIncrement             | 147 |
|             | Load Word                                 | 148 |
|             | Multiply (Unsigned)                       | 149 |
|             | Next                                      | 150 |
|             | No Operation                              | 151 |
|             | Logical OR                                | 152 |
|             | Pop from Stack                            | 154 |
|             | Pop User Stack (Decrementing)             | 155 |
|             | Pop User Stack (Incrementing)             | 156 |
|             | Push to Stack                             | 157 |
|             | Push User Stack (Decrementing)            |     |
|             | Push User Stack (Incrementing)            | 159 |
|             | Reset Carry Flag                          | 160 |
|             | Return                                    | 161 |
|             | Rotate Left                               | 162 |
|             | Rotate Left through Carry                 | 164 |
|             | Rotate Right                              | 166 |
|             | Rotate Right through Carry                | 168 |
|             | Select Bank0                              | 170 |
|             | Select Bank1                              | 171 |
|             | Subtract with Carry                       | 172 |
|             | Set Carry Flag                            | 174 |
|             | Shift Right Arithmetic                    | 175 |
|             | Set Register Pointer                      | 177 |
|             | Stop Operation                            | 178 |
|             | Subtract                                  | 179 |
|             | Swap Nibbles                              | 181 |
|             | Test Complement under Mask                | 182 |
|             | Test Under Mask                           | 184 |
|             | Wait for Interrupt                        | 186 |
|             | Logical Exclusive OR                      | 187 |
| Chapter 9.  | Clock, Power, and Reset Circuits          | 189 |
| p > -       | 9.1. System Clock Circuit                 |     |
|             | 5                                         |     |
|             | 9.2. Clock Status During Power-Down Modes |     |
|             | 9.3. System Clock Control Register        | 191 |
| Chapter 10. | Reset                                     | 195 |
|             | 10.1. Reset Sources                       | 195 |



| 10.2. Reset Mechanism                                                                                                      | 17 |
|----------------------------------------------------------------------------------------------------------------------------|----|
| 10.3. External Reset Pin 19                                                                                                | 8  |
| 10.4. Watchdog Timer Reset 19                                                                                              | 8  |
| 10.5. LVD Reset                                                                                                            | 8  |
| 10.6. Internal Power-On Reset                                                                                              | 9  |
| 10.7. External Interrupt Reset                                                                                             | 0  |
| 10.8. Stop Error Detection and Recovery                                                                                    | 0  |
| 10.9. External Reset Pin                                                                                                   | )1 |
| 10.10.Power-Down Modes                                                                                                     | )1 |
| 10.10.1. Idle Mode                                                                                                         | )1 |
| 10.10.2. Idle Mode Release                                                                                                 |    |
| 10.10.3. Backup Mode                                                                                                       |    |
| 10.10.4. Stop Mode                                                                                                         |    |
| 10.10.5.       Sources to Release Stop Mode       20         10.10.6.       Using nRESET Pin to Release Stop Mode       20 |    |
| 10.10.7. Using IPOR to Release Stop Mode                                                                                   |    |
| 10.10.8. Using an External Interrupt to Release Stop Mode 20                                                               |    |
| 10.10.9. Stop Error Detect and Recovery                                                                                    |    |
| 10.11.System Reset Operation                                                                                               | )7 |
| 10.11.1. Hardware Reset Values                                                                                             | 18 |
| 10.12.Recommendation for Unused Pins                                                                                       | 3  |
| 10.13.Reset Source Indicating Register                                                                                     | 5  |
| Chapter 11. I/O Ports                                                                                                      | 6  |
| 11.1. Port Data Registers                                                                                                  | 8  |
| 11.2. Pull-Up Resistor Enable Registers                                                                                    | 8  |
| 11.3. Port 0 Registers                                                                                                     | 0  |
| 11.3.1. Port 1 Registers                                                                                                   | 4  |
| 11.3.2. Port 2 Registers                                                                                                   | 8  |
| 11.4. Port 3 Registers                                                                                                     | 4  |
| Chapter 12. Basic Timer and Timer 0 23                                                                                     | 7  |
| 12.1. Basic Timer                                                                                                          | 8  |
| 12.2. Basic Timer Control Register                                                                                         | 9  |
| 12.3. Timer 0 Control Register                                                                                             | -1 |
| Chapter 13. Timer 1                                                                                                        | 9  |
| 13.1. Timer 1 Control Register                                                                                             |    |
| 13.2. Timer 1 Overflow Interrupt                                                                                           |    |
| 13.3. Timer 1 Capture Interrupt                                                                                            |    |



| Match Interrupt                                               |
|---------------------------------------------------------------|
|                                                               |
| A Control Register                                            |
| Counter A Pulse Width Calculations                            |
|                                                               |
| Control Register                                              |
| Overflow Interrupt                                            |
| Capture Interrupt                                             |
| Match Interrupt                                               |
| ash Memory Interface                                          |
| DM Configuration   270                                        |
| gram Mode                                                     |
| oard Programming Sector                                       |
| et Vector and ISP Sector Size                                 |
| emory Control Registers                                       |
|                                                               |
|                                                               |
| *                                                             |
| C C                                                           |
| •                                                             |
| Hard Lock Protection   285                                    |
| Detection                                                     |
|                                                               |
| -                                                             |
| tage Detection Flag Selection Register                        |
| racteristics                                                  |
|                                                               |
|                                                               |
| -                                                             |
| -                                                             |
| -                                                             |
|                                                               |
|                                                               |
| Host Software   309                                           |
| 256A Control Register257Counter A Pulse Width Calculations259 |



| 21.2.2. Target Boards 31                                         | 10 |
|------------------------------------------------------------------|----|
| 21.2.3. Optional Probe Adapter Cable(s) and Application Board 31 | 14 |
| 21.3. Zilog Library-based Development Platform                   | 14 |
| 21.3.1. Zilog Developmer Platform Components                     | 15 |
| 21.3.2. Compatibility with 3rd Party Tools                       | 17 |
| 21.3.3. Benefits and Limitations of Zilog Development Tools 31   | 17 |
| 21.3.4. Development Tools                                        | 18 |
| Chapter 22. Ordering Information    32                           | 22 |
| 22.1. Part Number Suffix Designations                            | 23 |
| Customer Support                                                 | 24 |
|                                                                  |    |



## List of Figures

| Figure 1.  | 28-Pin SOP Block Diagram                                         | 4  |
|------------|------------------------------------------------------------------|----|
| Figure 2.  | 44-pin QFP and 32-Pin SOP/QFN Block Diagram                      | 5  |
| Figure 3.  | Pin Assignments, 28-Pin SOP Package                              | 6  |
| Figure 4.  | Pin Assignments, 32-Pin SOP Packages                             | 6  |
| Figure 5.  | Pin Assignments, 32-Pin QFN Package                              | 7  |
| Figure 6.  | Pin Assignments, 44-Pin QFP Package                              | 8  |
| Figure 7.  | Port 0 Pin Circuit, Type 1 1                                     | 4  |
| Figure 8.  | Port 1 Pin Circuit, Type 2 1                                     | 5  |
| Figure 9.  | Port 2 Pin Circuit, Type 3 1                                     | 6  |
| Figure 10. | Port 3 Pin Circuit, Type 4 1                                     | 7  |
| Figure 11. | P3.1 Pin Circuit, Type 5 1                                       | 8  |
| Figure 12. | nRESET Pin Circuit, Type 7 1                                     | 8  |
| Figure 13. | Program Memory Address Space 2                                   | 20 |
| Figure 14. | Smart Option                                                     | 22 |
| Figure 15. | Internal Register File Organization                              | 25 |
| Figure 16. | Set1, Set2, and Prime Area Register Map 2                        | 28 |
| Figure 17. | 8-Byte Working Register Areas                                    | 29 |
| Figure 18. | Contiguous 16-Byte Working Register Block                        | 30 |
| Figure 19. | Noncontiguous 16-Byte Working Register Block                     | 30 |
| Figure 20. | 16-Bit Register Pair                                             | 32 |
| Figure 21. | Register File Addressing                                         | 33 |
| Figure 22. | Common Working Register Area                                     | 34 |
| Figure 23. | 4-Bit Working Register Addressing                                | 36 |
| Figure 24. | 4-Bit Working Register Addressing Example                        | 37 |
| Figure 25. | 8-Bit Working Register Addressing                                | 38 |
| Figure 26. | 8-Bit Working Register Addressing Example                        | 39 |
| Figure 27. | Stack Operations                                                 | 11 |
| Figure 28. | Register Addressing                                              | 14 |
| Figure 29. | Working Register Addressing                                      | 14 |
| Figure 30. | Indirect Register Addressing to Register File                    | 15 |
| Figure 31. | Indirect Register Addressing to Program Memory                   | 16 |
| Figure 32. | Indirect Working Register Addressing to Register File            | 17 |
| Figure 33. | Indirect Working Register Addressing to Program or Data Memory 4 | 18 |



| Figure 34. | Indexed Addressing to Register File                                       |
|------------|---------------------------------------------------------------------------|
| Figure 35. | Indexed Addressing to Program or Data Memory with Short Offset 50         |
| Figure 36. | Indexed Addressing to Program or Data Memory 51                           |
| Figure 37. | Direct Addressing for Load Instructions                                   |
| Figure 38. | Direct Addressing for Call and Jump Instructions 53                       |
| Figure 39. | Indirect Addressing                                                       |
| Figure 40. | Relative Addressing                                                       |
| Figure 41. | Immediate Addressing 56                                                   |
| Figure 42. | S3F8 Series Interrupt Types                                               |
| Figure 43. | S3F80P9 Interrupt Structure                                               |
| Figure 44. | ROM Vector Address Area                                                   |
| Figure 45. | Interrupt Function Diagram                                                |
| Figure 46. | Interrupt Request Priority Groups                                         |
| Figure 47. | How to Use an ENTER Statement                                             |
| Figure 48. | How to Use an EXIT Statement                                              |
| Figure 49. | Instruction Pointer                                                       |
| Figure 50. | How to Use the NEXT Instruction                                           |
| Figure 51. | Rotate Left                                                               |
| Figure 52. | Rotate Left through Carry 164                                             |
| Figure 53. | Rotate Right                                                              |
| Figure 54. | Rotate Right through Carry 168                                            |
| Figure 55. | Shift Right 175                                                           |
| Figure 56. | Swap Nibbles                                                              |
| Figure 57. | Sample Program Structure                                                  |
| Figure 58. | Main Oscillator Circuit                                                   |
| Figure 59. | External Clock Circuit                                                    |
| Figure 60. | System Clock Circuit Diagram 191                                          |
| Figure 61. | Power Circuit                                                             |
| Figure 62. | nRESET Circuit                                                            |
| Figure 63. | Chip Operating Voltage Guideline 193                                      |
| Figure 64. | Reset Sources of the S3F80P9 MCU 196                                      |
| Figure 65. | Reset Block Diagram of the S3F80P9 MCU 197                                |
| Figure 66. | Reset Block Diagram by LVD for the S3F80P9 MCU in Stop Mode 198           |
| Figure 67. | Timing Diagram for Internal Power-On Reset Circuit 199                    |
| Figure 68. | Reset Timing Diagram for the S3F80P9 MCU in Stop Mode by IPOR $\dots$ 200 |
| Figure 69. | Block Diagram for Backup Mode 203                                         |



| Figure 70.  | Timing Diagram for Backup Mode Input and Released by LVD | 203 |
|-------------|----------------------------------------------------------|-----|
| Figure 71.  | Timing Diagram for Backup Mode Input in Stop Mode        | 204 |
| Figure 72.  | S3F80P9 I/O Port Data Register Format                    | 218 |
| Figure 73.  | Basic Timer and Timer 0 Block Diagram                    | 237 |
| Figure 74.  | Simplified Timer 0 Function Diagram: Interval Timer Mode | 244 |
| Figure 75.  | Simplified Timer 0 Function Diagram: PWM Mode            | 245 |
| Figure 76.  | Simplified Timer 0 Function Diagram: Capture Mode        | 246 |
| Figure 77.  | Timer 1 Block Diagram                                    | 249 |
| Figure 78.  | Simplified Timer 1 Function Diagram: Capture Mode        | 254 |
| Figure 79.  | Simplified Timer 1 Function Diagram: Interval Timer Mode | 255 |
| Figure 80.  | Counter A Block Diagram                                  | 256 |
| Figure 81.  | Counter A Pulse Width                                    | 259 |
| Figure 82.  | Counter A Output Flip-Flop Waveforms in Repeat Mode      | 260 |
| Figure 83.  | 38 kHz, 1/3 Duty Carrier Frequency                       | 261 |
| Figure 84.  | One-Shot Mode                                            | 262 |
| Figure 85.  | Timer 2 Block Diagram                                    | 263 |
| Figure 86.  | Simplified Timer 2 Function Diagram: Capture Mode        | 268 |
| Figure 87.  | Simplified Timer 2 Function Diagram: Interval Timer Mode | 269 |
| Figure 88.  | Sector Configurations in User Program Mode               | 276 |
| Figure 89.  | Sector Erase Routine in User Program Mode                | 277 |
| Figure 90.  | Byte Program Flowchart in User Program Mode              | 280 |
| Figure 91.  | Program Flowchart in User Program Mode                   | 281 |
| Figure 92.  | Low Voltage Detect Block Diagram                         | 288 |
| Figure 93.  | Stop Mode to Normal Mode Timing Diagram, #1 of 2         | 296 |
| Figure 94.  | Stop Mode to Normal Mode Timing Diagram, #2 of 2         | 297 |
| Figure 95.  | Input Timing for External Interrupts, Ports 0 and 2      | 297 |
| Figure 96.  | Input Timing for Reset (nRESET Pin)                      | 298 |
| Figure 97.  | Operating Voltage Range                                  | 300 |
| Figure 98.  | 44-pin QFP Package Dimensions                            | 302 |
| Figure 99.  | 32-Pin SOP Package Dimensions                            | 303 |
| Figure 100. | 32-Pin QFN Package Dimensions                            | 304 |
| Figure 101. | 28-Pin SOP Package Dimensions                            | 305 |
| Figure 102. | Emulator-based Development System Configuration          | 309 |
| Figure 103. | TB80PB Target Board Configuration                        | 310 |
| Figure 104. | 50-Pin Connector Pin Assignment, User System             | 313 |
| Figure 105. | TB80PB Probe Adapter Cable and Application Board         | 314 |



| Figure 1 | 106. | Zilog Development Platform                 | 315 |
|----------|------|--------------------------------------------|-----|
| Figure 1 | 107. | PCB Design Guide for In System Programming | 316 |



## List of Tables

| Table 1.  | Pin Descriptions, 28-Pin SOP Package                 | 9   |
|-----------|------------------------------------------------------|-----|
| Table 2.  | Pin Descriptions, 32-Pin SOP and 32-Pin QFN Packages | 10  |
| Table 3.  | Pin Descriptions, 44-Pin QFP Package                 | 12  |
| Table 4.  | S3F80P9 Register Types                               | 24  |
| Table 5.  | Register Page Pointer                                | 26  |
| Table 6.  | Register Pointer 0                                   | 39  |
| Table 7.  | Register Pointer 1                                   | 40  |
| Table 8.  | Stack Pointer Low Byte                               | 42  |
| Table 9.  | Set1, Bank0 Mapped Registers                         | 57  |
| Table 10. | Mapped Registers                                     | 59  |
| Table 11. | External Memory Timing Register                      | 60  |
| Table 12. | S3F80P9 Interrupt Vectors                            | 66  |
| Table 13. | Interrupt Control Register Overview                  | 68  |
| Table 14. | Vectored Interrupt Source Control and Data Registers | 70  |
| Table 15. | System Mode Register                                 | 71  |
| Table 16. | Interrupt Mask Register                              | 73  |
| Table 17. | Interrupt Priority Register                          | 75  |
| Table 18. | Interrupt Request Register                           | 76  |
| Table 19. | Instruction Pointer High Byte                        | 80  |
| Table 20. | Instruction Pointer Low Byte                         | 80  |
| Table 21. | Instruction Summary                                  | 84  |
| Table 22. | System Flags Register                                | 87  |
| Table 23. | Flags                                                | 88  |
| Table 24. | Flag Notation Conventions                            | 89  |
| Table 25. | Instruction Set Symbols                              | 89  |
| Table 26. | Instruction Notation Conventions                     | 90  |
| Table 27. | Op Code Quick Reference (0–7)                        | 91  |
| Table 28. | Op Code Quick Reference (8–F)                        | 92  |
| Table 29. | Condition Codes                                      |     |
| Table 30. | DA Instruction                                       | 120 |
| Table 31. | System Clock Control Register                        | 192 |
| Table 32. | Falling and Rising Time of Operating Voltage         | 194 |
| Table 33. | Reset Conditions in Stop Mode                        | 201 |



| Table 34. | Stop Control Register                                                      |
|-----------|----------------------------------------------------------------------------|
| Table 35. | Set 1, Bank 0 Register Values After Reset                                  |
| Table 36. | Set1, Bank1 Register Values After Reset                                    |
| Table 37. | Smart Option Reset Generation                                              |
| Table 38. | Guideline for Unused Pins to Reduced Power Consumption                     |
| Table 39. | Summary of Each Mode                                                       |
| Table 40. | Reset Source Indicating Register 215                                       |
| Table 41. | State of RESETID Depends on Reset Source                                   |
| Table 42. | S3F80P9 Port Configuration Overview (32- and 44-Pin Packages) 216          |
| Table 43. | S3F80P9 Port Configuration Overview (28-Pin SOP)                           |
| Table 44. | Port Data Register Summary 218                                             |
| Table 45. | Port 0 Pull-Up Resistor Enable Register                                    |
| Table 46. | Port 0 Control Register High Byte 220                                      |
| Table 47. | Port 0 Control Low Byte Register                                           |
| Table 48. | Port 0 External Interrupt Enable Register                                  |
| Table 49. | Port 0 External Interrupt Pending Register                                 |
| Table 50. | Port 1 Control Register High Byte 225                                      |
| Table 51. | Port 1 Control Register Low Byte 226                                       |
| Table 52. | Port 1 Output Pull-Up Resistor Enable Register                             |
| Table 53. | Port 2 Control Register High Byte 228                                      |
| Table 54. | Port 2 Control Register Low Byte 229                                       |
| Table 55. | Port 2 External Interrupt Enable Register                                  |
| Table 56. | Port 2 Output Mode Selection Register                                      |
| Table 57. | Port 2 External Interrupt Pending Register                                 |
| Table 58. | Port 2 Pull-Up Resistor Enable Register                                    |
| Table 59. | Port 3 Control Register                                                    |
| Table 60. | Function Description and Pin Assignments of P3CON, 28-/32-Pin Packages 235 |
| Table 61. | Port 3 Output Pull-Up Resistor Enable Register                             |
| Table 62. | Basic Timer Control Register                                               |
| Table 63. | Timer 0 Control Register 242                                               |
| Table 64. | Timer 0 Reference Data Register 243                                        |
| Table 65. | Timer 1 Control Register 251                                               |
| Table 66. | Timer 1 Counter High Byte Register 252                                     |
| Table 67. | Timer 1 Counter Low Byte Register                                          |
| Table 68. | Timer 1 Data High Byte Register    252                                     |



| Table 69.  | Timer 1 Data Low Byte Register                       | 253 |
|------------|------------------------------------------------------|-----|
| Table 70.  | Counter A Control Register                           | 257 |
| Table 71.  | Counter A Data High Byte Register                    | 258 |
| Table 72.  | Counter A Data Low Byte Register                     | 258 |
| Table 73.  | Timer 2 Control Register                             | 265 |
| Table 74.  | Timer 2 Counter High Byte Register                   | 266 |
| Table 75.  | Timer 2 Counter Low Byte Register                    | 266 |
| Table 76.  | Timer 2 Data High Byte Register                      | 266 |
| Table 77.  | Timer 2 Data Low Byte Register                       | 267 |
| Table 78.  | Reset Vector Address                                 | 272 |
| Table 79.  | ISP Sector Size                                      | 272 |
| Table 80.  | Flash Memory Control Register                        | 273 |
| Table 81.  | Flash Memory User Programming Enable Register        | 274 |
| Table 82.  | Flash Memory Sector Address Register High Byte       | 275 |
| Table 83.  | Flash Memory Sector Address Register Low Byte        | 275 |
| Table 84.  | LVD Voltage Gap Characteristics                      | 289 |
| Table 85.  | LVD Flag Gap Characteristics                         | 289 |
| Table 86.  | LVD Enable Time                                      | 289 |
| Table 87.  | LVD Control Register                                 | 290 |
| Table 88.  | LVD Flag Level Selection Register                    | 291 |
| Table 89.  | Absolute Maximum Ratings                             | 293 |
| Table 90.  | DC Electrical Characteristics                        | 293 |
| Table 91.  | LVD Adder Current in Backup Mode                     | 294 |
| Table 92.  | Low Voltage Detect Circuit                           | 295 |
| Table 93.  | LVD Voltage Gaps                                     | 295 |
| Table 94.  | LVD Enable Time                                      | 295 |
| Table 95.  | Power On Reset Circuit                               | 296 |
| Table 96.  | Data Retention Supply Voltage in Stop Mode           | 296 |
| Table 97.  | AC Electrical Characteristics                        | 297 |
| Table 98.  | Oscillation Characteristics                          | 298 |
| Table 99.  | Input/Output Capacitance                             | 299 |
| Table 100. | Oscillation Stabilization Time                       | 299 |
| Table 101. | AC Electrical Characteristics for Internal Flash ROM | 300 |
| Table 102. | ESD Characteristics                                  | 301 |
| Table 103. | Flash Operations in Tool Program Mode                | 306 |
| Table 104. | Operating Mode Selection Criteria                    | 307 |



| Table 105. | Setting of the Jumper in TB80PB Target Board | 311 |
|------------|----------------------------------------------|-----|
| Table 106. | TB80PB Target Board LEDs                     | 312 |
| Table 107. | ISPII Circuit Recommended Values             | 316 |
| Table 108. | Ordering Information for the S3F80P9 MCU     | 322 |



1

## Chapter 1. Overview

Zilog's S3F8 Series of 8-bit single-chip microcontrollers offers a fast and efficient CPU, a wide range of integrated peripherals, and multiple Flash memory sizes. Important CPU features include:

- Efficient register-oriented architecture
- Selectable CPU clock sources
- Idle and Stop power-down mode release by interrupts
- Built-in basic timer with watchdog function

A sophisticated interrupt structure recognizes up to eight interrupt levels. Each level can include one or more interrupt sources and vectors. Fast interrupt processing (i.e., within a minimum four CPU clocks) can be assigned to specific interrupt levels.

### 1.1. S3F80P9 Microcontroller

The S3F80P9 MCU features 32KB Flash Memory ROM. Using a proven modular design approach, the S3F80P9 MCU was developed by integrating the following peripheral modules with the SAM8 RC core:

- Internal LVD circuit and 16-bit programmable pins for external interrupts
- One 8-bit basic timer for oscillation stabilization and watchdog function (system reset)
- One 8-bit timer/counter with three operating modes
- Two 16-bit timer/counters with selectable operating modes
- One 8-bit counter with automatic reload function and one-shot or repeat control

The S3F80P9 MCU is a versatile general-purpose microcontroller, which is especially suitable for use as a remote transmitter controller. It is currently available in 44-pin QFP, 32-pin SOP, 32-pin QFN, 28-pin SOP, and Pellet (Die) packages.

### 1.2. Features

The S3F80P9 MCU offers the following features:

• SAM8 RC CPU core



2

- Program memory:
  - 32KB Internal Flash memory
  - 10 years data retention
  - Endurance: 10,000 erase/program cycles
  - Byte-programmable
  - User-programmable by LDC instruction
- Executable memory: 1KB RAM
- Data memory: 272-byte general-purpose RAM
- Instruction set:
  - 78 instructions
  - IDLE and STOP instructions added for power-down modes
- Instruction execution time: 500ns at 8MHz f<sub>OSC</sub> (minimum)
- 22 interrupt sources with 16 vectors and 8 levels
- I/O ports:
  - Three 8-bit I/O ports (P0–P2), and one 2-bit I/O Port (P3) and 2-bit (P3) for a total of 26-bit programmable pins (32-SOP, 44-QFP)
  - Two 8-bit I/O ports (P0, P2), one 4-bit I/O ports (P1) and one 2-bit I/O port (P3) for a total of 22-bit programmable pins. (28-SOP)
  - Two 8-bit n-channel open-drain pins (P1, P2) and one 2-bit n-channel open-drain pins (P3) (32-SOP, 44-QFP)
  - One 8-bit n-channel open-drain pins (P2), one 4-bit n-channel open-drain pins (P1) and 2-bit n-channel open-drain pins (P3) (28-SOP)
- Carrier frequency generator: one 8-bit counter with automatic reload function and oneshot or repeat control (Counter A)
- Basic Timer and timer/counters:
  - One programmable 8-bit basic timer (BT) for oscillation stabilization control or watchdog timer (software reset) function
  - One 8-bit timer/counter (Timer 0) with three operating modes: Interval, Capture and PWM
  - One 16-bit timer/counter (Timer 1) with two operating modes: Interval and Capture
  - One 16-bit timer/counter (Timer 2) with two operating modes: Interval and Capture



3

- Backup Mode:
  - When  $V_{DD}$  is lower than  $V_{LVD}$  and LVD is ON, the S3F80P9 MCU enters Backup Mode to block oscillation
  - When the reset pin is lower than the input low voltage (V<sub>IL</sub>), the S3F80P9 MCU enters Backup Mode to block oscillation and reduce current consumption
- Low Voltage Detect circuit:
  - Low voltage detection to enter Backup Mode and Reset  $1.65 V (typ.) \pm 50 mV$ .
  - Low voltage detect to control the LVD\_Flag bit at 1.90V, 2.00V, 2.10V, and 2.20V (typ.) ±100mV (selectable).
  - LVD Reset enable: when the voltage at the  $V_{DD}$  is falling and passes  $V_{LVD}$ , the S3F80P9 MCU enters Backup Mode. When voltage at  $V_{DD}$  is rising, the reset pulse is generated at  $V_{DD} > V_{LVD}$ .
  - LVD Stop Mode disable: if the voltage at V<sub>DD</sub> is not falling to V<sub>POR</sub>, a reset pulse is not generated.
- Operating temperature range: -25°C to +85°C
- Operating voltage range: 1.60V to 3.6V at 1 to 8MHz
- Packages: 44-pin QFP, 32-pin SOP, 32-pin QFN, 28-pin SOP





4

### 1.3. Block Diagram

Figures 1 and 2 show block diagrams for the S3F80P9 MCU, which are available in 28pin SOP, 32-pin SOP, 32-pin QFN, and 44-pin QFP packages. As seen in Figure 2, Port 1 is extended to all 8 bits in the 32-pin and 44-pin packages.



Figure 1. 28-Pin SOP Block Diagram





Figure 2. 44-pin QFP and 32-Pin SOP/QFN Block Diagram



An DXYS Company

6

### 1.4. Pin Assignments

Figures 3 through 6 show the pin assignments for the 28-pin SOP, 32-pin SOP, 32-pin QFN, and 44-pin QFP packages, respectively.







Figure 4. Pin Assignments, 32-Pin SOP Packages





Figure 5. Pin Assignments, 32-Pin QFN Package



8



Figure 6. Pin Assignments, 44-Pin QFP Package



Table 1 identifies each pin in the S3F80P9 MCU's 28-pin SOP package.

#### Table 1. Pin Descriptions, 28-Pin SOP Package

| Pin Name                           | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                         | Туре | Туре | Pins                      | Shared<br>Functions                                            |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|---------------------------|----------------------------------------------------------------|
| P0.0–P0.7                          | I/O port with bit-programmable pins. Configurable to<br>Input or Push-Pull Output Mode. Pull-up resistors can<br>be assigned by software. Pins can be assigned<br>individually as external interrupt inputs with noise<br>filters, interrupt enable/disable, and interrupt pending<br>control. SED & R <sup>*</sup> circuit built in P0 for stop releasing.<br>In Tool Mode, P0.0 and P0.1 are assigned as serial<br>MTP interface pins; SDAT and SCLK. | I/O  | 1    | 13–20                     | External<br>Interrupts<br>INT0–INT3,<br>INT4,<br>SDAT,<br>SCLK |
| P1.0–P1.3                          | I/O port with bit-programmable pins. Configurable to<br>Input Mode or Output Mode. Pin circuits are either<br>push-pull or n-channel open-drain type.                                                                                                                                                                                                                                                                                                   | I/O  | 2    | 9–12                      | _                                                              |
| P2.0,<br>P2.3–P2.7                 | I/O port with bit-programmable pins. Configurable to<br>Input Mode, Push-Pull Output Mode, or n-channel<br>Open-Drain Output Mode. Pull-up resistors can be<br>assigned by software. Pins can be assigned<br>individually as external interrupt inputs with noise<br>filters, interrupt enable/disable, and interrupt pending<br>control. SED & R <sup>*</sup> circuit built in P2.4 to P2.7 for stop<br>releasing.                                     | I/O  | 3    | 21, 24,<br>25, 5,<br>6, 8 | External<br>Interrupts<br>INT5–INT8,<br>INT9                   |
| P3.0                               | I/O port with a bit-programmable pin. Configurable to<br>Input Mode, Push-Pull Output Mode, or n-channel<br>Open-Drain Output Mode. Input Mode with a pull-up<br>resistor can be assigned by software. This Port 3 pin<br>features high current drive capability. Additionally,<br>P3.0 can be assigned individually as an output pin for<br>T0PWM or input pin for T0CAP/T1CAP/T2CAP.                                                                  | I/O  | 4    | 26                        | T0PWM/<br>T0CAP/<br>T1CAP/<br>T2CAP                            |
| P3.1                               | I/O port with a bit-programmable pin. Configurable to<br>Input Mode, Push-Pull Output Mode, or n-channel<br>Open-Drain Output Mode. Input Mode with a pull-up<br>resistor can be assigned by software. This Port 3 pin<br>features high current drive capability. Additionally,<br>P3.1 can be assigned individually as an output pin for<br>REM or input pin for T0CK.                                                                                 | I/O  | 5    | 27                        | REM/T0CK                                                       |
| X <sub>OUT</sub> , X <sub>IN</sub> | System clock input and output pins.                                                                                                                                                                                                                                                                                                                                                                                                                     | _    | _    | 2, 3                      | _                                                              |



#### Table 1. Pin Descriptions, 28-Pin SOP Package (Continued)

| Pin Name        | Pin Description                                                                                                                                                                                                                              | Pin<br>Type | Circuit<br>Type | Pins | Shared<br>Functions |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------|------|---------------------|
| nRESET          | System reset signal input pin and Backup Mode input. Zilog recommends adding a $0.1 \mu$ F capacitor between nRESET pin and V <sub>SS</sub> for better noise immunity.                                                                       | I           | 7               | 7    | _                   |
| TEST            | Test signal input pin. If on-board programming is required, Zilog recommends adding a $0.1 \mu$ F capacitor between the TEST pin and V <sub>SS</sub> for better noise immunity; otherwise, connect the TEST pin to V <sub>SS</sub> directly. | I           | -               | 4    | -                   |
| V <sub>DD</sub> | Power supply input pin.                                                                                                                                                                                                                      | _           | _               | 28   | _                   |
| V <sub>SS</sub> | Ground pin.                                                                                                                                                                                                                                  | _           | _               | 1    | _                   |

Table 2 identifies each pin in the S3F80P9 MCU's 32-pin SOP and 32-pin QFN packages.

|           | • *                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             |                 |                     |                     |                                                                |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------|---------------------|---------------------|----------------------------------------------------------------|
| Pin Name  | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                               | Pin<br>Type | Circuit<br>Type | SOP<br>Pkg.<br>Pins | QFN<br>Pkg.<br>Pins | Shared<br>Functions                                            |
| P0.0–P0.7 | I/O port with bit-programmable pins.<br>Configurable to Input or Push-Pull Output<br>Mode. Pull-up resistors can be assigned by<br>software. Pins can be assigned individually<br>as external interrupt inputs with noise filters,<br>interrupt enable/disable, and interrupt<br>pending control. SED & R <sup>*</sup> circuit built in P0<br>for stop releasing. In Tool Mode, P0.0 and<br>P0.1 are assigned as serial MTP interface<br>pins; SDAT and SCLK. | I/O         | 1               | 17–24               | 22–29               | External<br>Interrupts<br>INT0–INT3,<br>INT4,<br>SDAT,<br>SCLK |
| P1.0–P1.7 | I/O port with bit-programmable pins.<br>Configurable to Input Mode or Output Mode.<br>Pin circuits are either Push-Pull or n-Channel<br>Open-Drain type.                                                                                                                                                                                                                                                                                                      | I/O         | 2               | 9–16                | 14–21               | _                                                              |
|           | & R = Stop Error Detect and Recovery. The SED & R mal Stop Mode.                                                                                                                                                                                                                                                                                                                                                                                              | circuit is  | s used to r     | elease S            | top Mode            | and prevent                                                    |

#### Table 2. Pin Descriptions, 32-Pin SOP and 32-Pin QFN Packages

Zilog Embedded in Like An DXYS Company 11

| Pin Name                           | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                        | Pin<br>Type | Circuit<br>Type | SOP<br>Pkg.<br>Pins  | QFN<br>Pkg.<br>Pins              | Shared<br>Functions                          |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------|----------------------|----------------------------------|----------------------------------------------|
| P2.0–P2.7                          | I/O port with bit-programmable pins.<br>Configurable to Input Mode, Push-Pull<br>Output Mode, or n-Channel Open-Drain<br>Output Mode. Pull-up resistors can be<br>assigned by software. Pins can be assigned<br>individually as external interrupt inputs with<br>noise filters, interrupt enable/disable, and<br>interrupt pending control. SED & R <sup>*</sup> circuit<br>built in P2.4 to P2.7 for stop releasing. | I/O         | 3               | 25–29,<br>5, 6,<br>8 | 30–32,<br>1, 2,<br>10, 11,<br>13 | External<br>Interrupts<br>INT5–INT8,<br>INT9 |
| P3.0                               | I/O port with a bit-programmable pin.<br>Configurable to Input Mode, Push-Pull<br>Output Mode, or n-Channel Open-Drain<br>Output Mode. Input Mode with a pull-up<br>resistor can be assigned by software. This<br>Port 3 pin features high current drive<br>capability. Additionally, P3.0 can be assigned<br>individually as an output pin for T0PWM or<br>input pin for T0CAP/T1CAP/T2CAP.                           | I/O         | 4               | 30                   | 3                                | T0PWM/<br>T0CAP/<br>T1CAP/<br>T2CAP          |
| P3.1                               | I/O port with a bit-programmable pin.<br>Configurable to Input Mode, Push-Pull<br>Output Mode, or n-Channel Open-Drain<br>Output Mode. Input Mode with a pull-up<br>resistor can be assigned by software. This<br>Port 3 pin features high current drive<br>capability. Additionally, P3.1 can be assigned<br>individually as an output pin for REM or input<br>pin for T0CK.                                          | I/O         | 5               | 31                   | 4                                | REM/T0CK                                     |
| X <sub>OUT</sub> , X <sub>IN</sub> | System clock input and output pins.                                                                                                                                                                                                                                                                                                                                                                                    | _           | _               | 2, 3                 | 7, 8                             | _                                            |
| nRESET                             | System reset signal input pin and Backup<br>Mode input. Zilog recommends adding a<br>$0.1 \mu$ F capacitor between nRESET pin and<br>V <sub>SS</sub> for better noise immunity.                                                                                                                                                                                                                                        | I           | 7               | 7                    | 12                               | -                                            |
| TEST                               | Test signal input pin. If on-board programming is required, Zilog recommends adding a $0.1 \mu$ F capacitor between the TEST pin and V <sub>SS</sub> for better noise immunity; otherwise, connect the TEST pin to V <sub>SS</sub> directly.                                                                                                                                                                           | I           |                 | 4                    | 9                                | _                                            |
|                                    | k R = Stop Error Detect and Recovery. The SED & R mal Stop Mode.                                                                                                                                                                                                                                                                                                                                                       | circuit is  | used to r       | elease S             | top Mode                         | and prevent                                  |

#### Table 2. Pin Descriptions, 32-Pin SOP and 32-Pin QFN Packages (Continued)



| Pin Nam         | e Pin Description                                               | Pin<br>Type        | Circuit<br>Type | SOP<br>Pkg.<br>Pins | QFN<br>Pkg.<br>Pins | Shared<br>Functions |
|-----------------|-----------------------------------------------------------------|--------------------|-----------------|---------------------|---------------------|---------------------|
| V <sub>DD</sub> | Power supply input pin.                                         | _                  | -               | 32                  | 5                   | -                   |
| V <sub>SS</sub> | Ground pin.                                                     | _                  | _               | 1                   | 6                   | _                   |
|                 | D & R = Stop Error Detect and Recovery. The S normal Stop Mode. | SED & R circuit is | s used to re    | elease S            | top Mode            | and prevent         |

#### Table 2. Pin Descriptions, 32-Pin SOP and 32-Pin QFN Packages (Continued)

Table 3 identifies each pin in the S3F80P9 MCU's 44-pin QFP package.

| Pin Name  | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                            | Pin<br>Type | Circuit<br>Type | Pin                             | Shared<br>Functions                                            |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------|---------------------------------|----------------------------------------------------------------|
| P0.0–P0.7 | I/O port with bit-programmable pins.<br>Configurable to Input or Push-Pull Output Mode.<br>Pull-up resistors can be assigned by software.<br>Pins can be assigned individually as external<br>interrupt inputs with noise filters, interrupt<br>enable/disable, and interrupt pending control.<br>SED & R <sup>*</sup> circuit built in P0 for stop releasing. In<br>Tool Mode, P0.0 and P0.1 are assigned as<br>serial MTP interface pins; SDAT and SCLK. | I/O         | 1               | 30–37                           | External<br>Interrupts<br>INT0–INT3,<br>INT4,<br>SDAT,<br>SCLK |
| P1.0–P1.7 | I/O port with bit-programmable pins.<br>Configurable to Input Mode or Output Mode. Pin<br>circuits are either Push-Pull or n-Channel Open-<br>Drain type.                                                                                                                                                                                                                                                                                                  | I/O         | 2               | 16,<br>20–26                    | _                                                              |
| P2.0–P2.7 | I/O port with bit-programmable pins.<br>Configurable to Input Mode, Push-Pull Output<br>Mode, or n-Channel Open-Drain Output Mode.<br>Pull-up resistors can be assigned by software.<br>Pins can be assigned individually as external<br>interrupt inputs with noise filters, interrupt<br>enable/disable, and interrupt pending control.<br>SED & R <sup>*</sup> circuit built in P2.4 to P2.7 for stop<br>releasing.                                     | I/O         | 3               | 42–44<br>1, 2,<br>10, 11,<br>15 | External<br>Interrupts<br>INT5–INT8,<br>INT9                   |

#### Table 3. Pin Descriptions, 44-Pin QFP Package

ote: SED & R = Stop Error Detect and Recovery. The SED & R circuit is used to release Stop Mode and prev abnormal Stop Mode.



#### Pin Circuit Shared Pin Name **Pin Description** Туре Type Pin **Functions** P3.0 I/O port with a bit-programmable pin. I/O 4 3 TOPWM/TOCAP/ Configurable to Input Mode, Push-Pull Output T1CAP/T2CAP Mode, or n-Channel Open-Drain Output Mode.Input Mode with a pull-up resistor can be assigned by software. This Port 3 pin features high current drive capability. Additionally, P3.0 can be assigned individually as an output pin for T0PWM or input pin for T0CAP/T1CAP/T2CAP. P3.1 I/O port with a bit-programmable pin. I/O 5 **REM/T0CK** 4 Configurable to Input Mode, Push-Pull Output Mode, or n-Channel Open-Drain Output Mode. Input Mode with a pull-up resistor can be assigned by software. This Port 3 pin features high current drive capability. Additionally, P3.1 can be assigned individually as an output pin for REM or input pin for T0CK. System clock input and output pins. $X_{OUT}, X_{IN}$ 7,8 nRESET 7 12 System reset signal input pin and Backup Mode Т input. Zilog recommends adding a 0.1µF capacitor between nRESET pin and $V_{SS}$ for better noise immunity. TEST Test signal input pin. If on-board programming is 9 L \_ \_ required, Zilog recommends adding a 0.1 µF capacitor between the TEST pin and $V_{SS}$ for better noise immunity; otherwise, connect the TEST pin to V<sub>SS</sub> directly. $V_{DD}$ Power supply input pin. \_ 5 V<sub>SS</sub> Ground pin. 6 Note: SED & R = Stop Error Detect and Recovery. The SED & R circuit is used to release Stop Mode and prevent an

#### Table 3. Pin Descriptions, 44-Pin QFP Package (Continued)

abnormal Stop Mode.



### **1.5. Pin Circuits**

Figure 7 shows the Type 1 pin circuit for Port 0.



Figure 7. Port 0 Pin Circuit, Type 1



Figure 8 shows the Type 2 pin circuit for Port 1.



Figure 8. Port 1 Pin Circuit, Type 2



Figure 9 illustrates the Type 3 pin circuit for Port 2.



Figure 9. Port 2 Pin Circuit, Type 3



Figure 10 shows the Type 4 pin circuit for Port 3.0.



Figure 10. Port 3 Pin Circuit, Type 4



Figure 11 shows the Type 5 pin circuit for P3.1.



Figure 11. P3.1 Pin Circuit, Type 5

Figure 12 shows the Type 7 pin circuit for nRESET.



Figure 12. nRESET Pin Circuit, Type 7



# **Chapter 2. Address Space**

The S3F80P9 microcontroller features two types of address spaces:

- Internal program memory (Flash memory)
- Internal register file

A 16-bit address bus supports program memory operations. A separate 8-bit register bus carries addresses and data between the CPU and the register file.

The S3F80P9 MCU features a programmable internal 32KB Flash ROM. An external memory interface is not implemented.

There are 333 mapped registers in the internal register file. Of these, 272 bytes are designated for general-purpose use. This number includes a 16-byte working register common area that is used as a scratch area for data operations, a 192-byte prime register area, and a 64-byte area, Set2, that is also used for stack operations. Twenty-two 8-bit registers are used for CPU and system control. 39 registers are mapped peripheral control and data registers.

## 2.1. Program Memory

Program memory stores program code or table data. The S3F80P9 MCU includes a memory map option that includes 32KB of internal programmable Flash memory and 1KB of



Embedded in Life 20

executable RAM. The program memory address range is therefore 0000h–FFFFh of Flash memory, as shown in Figure 13.



#### Figure 13. Program Memory Address Space

- **Notes:** 1. In Figure 13, the size of the ISP sector can be varied by the Smart Option. According to the Smart Option settings, the ISP reset vector address can be changed to one of the following addresses: 200h, 300h, 500h, or 900h.
  - 2. The ISP sector can store on-board program software. To learn more, see the <u>Embed-ded Flash Memory Interface</u> chapter on page 292.

The first 256 bytes of the program memory (0h–0FFh) are reserved for interrupt vector addresses. Unused locations (0000h–00FFh except 03Ch, 03Dh, 03Eh and 03Fh) in this



address range can be used as normal program memory. The location 03Ch, 03Dh, 03Eh and 03Fh are used as a smart option ROM cell. If you use the vector address area to store program code, be careful to avoid overwriting vector addresses stored in these locations.

The program memory address at which program execution starts after reset is 0100h (default). If you use ISP sectors as the ISP software storage, the reset vector address can be changed by setting the Smart Option; see the next section and/or Figure 14.

### 2.1.1. Smart Option

The *Smart Option*, diagrammed in Figure 14, is the program memory option for setting the starting condition of the S3F80P9 MCU. The program memory addresses used by the Smart Option are from 003Ch to 003Fh. The S3F80P9 MCU uses only addresses in the range 003Eh to 003Fh.

Users can write any value to the unused addresses (003Ch and 003Dh). The default value of the Smart Option bits in program memory is 0FFh; the normal reset vector address, 100h, is ISP protection-disabled. Before executing program memory code, set the Smart Option bits according to the preferred hardware option.





Figure 14. Smart Option





# **Notes:** 1. In Figure 14, by setting ISP reset vector change selection bit (3Eh.7) to 0, the ISP area becomes available. If this bit is 1, 3Eh.6 and 3Eh.5 are rendered meaningless.

- 2. If the ISP reset vector change selection bit (3Eh.7) is 0, the user must change the ISP reset vector address from 0100h to an address at which the user prefers to set a reset (i.e., 0200h, 0300h, 0500h, or 0900h). If the reset vector address is 0200h, the ISP area can be assigned from 0100h to 01FFh (an area of 256 bytes). If 0300h, the ISP area can be assigned from 0100h to 02FFh (512 bytes). If 0500h, the ISP area can be assigned from 0100h to 04FFh (1024 bytes). If 0900h, the ISP area can be assigned from 0100h to 04FFh (2048 bytes).
- 3. If the ISP protection enable/disable bit is 0, the ISP area selected by 3Eh.1 and 3Eh.0 cannot be erased or programmed in Flash memory.
- 4. A suitable ISP protection size can be selected using 3Eh.1 and 3Eh.0. If the ISP protection enable/disable bit (3Eh.2) is 1, 3Eh.1 and 3Eh.0 are rendered meaningless.
- 5. External interrupts can be used to release Stop Mode. When the RESET control bit (3Fh.0) is 0 and external interrupts are enabled, these external interrupts wake the MCU from Stop Mode and generate a reset signal. Any falling edge input signals of P0 or P2.4–P2.7 can wake the MCU from Stop Mode and generate this reset signal. When the RESET control bit (3Fh.0) is 1, the S3F80P9 MCU only releases Stop Mode and does not generate a reset signal.

## 2.2. Register Architecture

In the S3F80P9 implementation, the upper 64-byte area of register files is expanded to two 64-byte areas, called *Set1* and *Set2*. The upper 32-byte area of the Set1 is further expanded into two 32-byte register banks (i.e., Bank0 and Bank1) The lower 32-byte area is a single 32-byte common area.

In the S3F80P9 MCU, the total number of addressable 8-bit registers is 333. Of these 333 registers, 22 bytes are designated for the CPU and system control registers, 39 bytes are designated for the peripheral control and data registers, 16 bytes are used as shared working registers, and 272 registers are designated for general-purpose use.

The extension of register space into separately addressable areas (i.e., sets and banks) is supported by multiple addressing mode restrictions: the select bank instructions, SB0 and SB1.

Specific register types and the area occupied in the S3F80P9 internal register space are summarized in Table 4.





#### Table 4. S3F80P9 Register Types

| Register Type                                                                                                                                        | Number of<br>Bytes |
|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| General-purpose registers, including the 16-byte common working register area, the 64-<br>byte Set2 area and 192-byte prime register area of Page 0. | 272                |
| CPU and system control registers                                                                                                                     | 22                 |
| Mapped clock, peripheral, and I/O control and data registers (Bank0: 27 registers, Bank1: 12 registers)                                              | 39                 |
| Total addressable bytes                                                                                                                              | 333                |



Embedded in Life 25



Figure 15 shows the organization of the Internal Register File.

Figure 15. Internal Register File Organization



26

## 2.2.1. Register Page Pointer

The S3F8 Series architecture supports the logical expansion of the physical 333-byte internal register files (using an 8-bit data bus) into as many as 16 separately addressable register pages. Page addressing is controlled by the Register Page Pointer (PP; Set1, Bank0, DFh). In the S3F80P9 microcontroller, a paged register file expansion is not implemented, and the register page pointer settings therefore always point to Page 0.

Following a reset, the page pointer's source value (i.e., lower nibble) and destination value (i.e., upper nibble) are always 0000, automatically. Therefore, the S3F80P9 MCU always selects Page 0 as the source and destination page for register addressing. These Page Pointer (PP) Register settings, as shown in Table 5, should not be modified during normal operation.

| Bit          | 7                                                                   | 6          | 5 | 4 | 3 | 2 | 1 | 0 |
|--------------|---------------------------------------------------------------------|------------|---|---|---|---|---|---|
| Reset        | 0                                                                   | 0          | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W          | R/W                                                                 |            |   |   |   |   |   |   |
| Address      | DFh                                                                 |            |   |   |   |   |   |   |
| Note: R = re | ad only; R/W = r                                                    | ead/write. |   |   |   |   |   |   |
| Bit          | Description                                                         |            |   |   |   |   |   |   |
| [7:4]        | Destination Register Page Selection Bits 0000: Destination: Page 0. |            |   |   |   |   |   |   |
|              | 3:0] Source Register Page Selection Bits<br>0000: Source: Page 0.   |            |   |   |   |   |   |   |

| Table 5. Register Page Pointe | er (PP; Set1, Bank0) |
|-------------------------------|----------------------|
|-------------------------------|----------------------|

Notes:

 In the S3F80P9 microcontroller, a paged expansion of the internal register file is not implemented. For this reason, only Page 0 settings are valid. Register page pointer values for the source and destination register page are automatically set to 0000h following a hardware reset. These values should not be changed during normal operation.

2. A hardware reset operation writes the 4-bit destination and source values shown above to the register page pointer. These values should not be modified to address other pages.

## 2.2.2. Register Set1

The term Set1 refers to the upper 64 bytes of the register file, locations COh-FFh.

The upper 32-byte area of this 64-byte space (E0h–FFh) is divided into two 32-byte register banks, Bank0 and Bank1. The Set Register's SB0 or SB1 bank instructions are used to address one bank or the other. In the S3F80P9 microcontroller, Bank1 is implemented. A hardware reset operation always selects Bank0 addressing.



The upper two 32-byte area of Set1, Bank0, (E0h–FFh) contain 31 mapped system and peripheral control registers. Additionally, the upper 32-byte area of Set1, Bank1 (E0h–FFh) contains 16 mapped peripheral control registers. The lower 32-byte area contains 15 system registers (D0h–DFh) and a 16-byte common working register area (C0h–CFh). Use the common working register area as a scratch area for data operations being performed in other areas of the register file.

Registers in the Set1 location are directly accessible at all times using the Register Addressing Mode. The 16-byte working register area can only be accessed using working register addressing. To learn more about working register addressing, see the <u>Addressing Modes</u> chapter on page 36.

### 2.2.3. Register Set2

The same 64-byte physical space that is used for Set1 location COh–FFh is logically duplicated to add another 64 bytes of register space. This expanded area of the register file is called *Set2*. The Set2 locations (COh–FFh) are accessible on Page 0 in the S3F80P9 MCU's register space.

The logical division of Set1 and Set2 is maintained by means of addressing mode restrictions: Use only Register Addressing Mode to access Set1 locations; to access registers in Set2, you must use Register Indirect Addressing Mode or Indexed Addressing Mode. The Set2 register area is commonly used for stack operations.

## 2.2.4. Prime Register Space

The lower 192 bytes of the 256-byte physical internal register file (00h–BFh) are called the *prime register space* or, more simply, the *prime area*. Access the registers in this address using any addressing mode. (In other words, there is no addressing mode restriction for these registers, as is the case for the Set1 and Set2 registers.). The prime register area on Page 0 is immediately addressable following a reset.



Set 1 Bank 0 Bank 1 FFH FFH Page 0 FCH Set 2 E0H D0H C0H C0H BFH Page 0 CPU and system control Prime Register General-purpose Area Peripheral and IO 00H

Figure 16 shows a map of the Set1, Set2, and prime register space.

Figure 16. Set1, Set2, and Prime Area Register Map

### 2.2.5. Working Registers

Instructions can access specific 8-bit registers or 16-bit register pairs using either 4-bit or 8-bit address fields. When the 4-bit working register addressing is used, the 256-byte register file can be seen by the programmer as consisting of thirty-two 8-byte register groups or slices. Each slice consists of eight 8-bit registers.

Using the two 8-bit register pointers, RP1 and RP0, two working register slices can be selected at any one time to form a 16-byte working register block. Using the register pointers, move this 16-byte register block anywhere in the addressable register file, except for the Set2 area.

The terms *slice* and *block* are used in this manual to help you visualize the size and relative locations of selected working register spaces:

- One working register slice is 8 bytes (eight 8-bit working registers; R0–R7 or R8–R15)
- One working register block is 16 bytes (sixteen 8-bit working registers; R0–R15)



All of the registers in an 8-byte working register slice feature the same binary value for their five most significant address bits, thereby making it possible for each register pointer to point to one of the 24 slices in the register file. The base addresses for the two selected 8-byte register slices are contained in register pointers RP0 and RP1.

After a reset, RP0 and RP1 always point to the 16-byte common area in Set1 (C0h–CFh). Figure 17 illustrates the 8-byte working register areas (i.e., slices).



Figure 17. 8-Byte Working Register Areas

### 2.2.6. Using the Register Pointers

Register pointers RP0 and RP1, mapped to addresses D6h and D7h in Set1, are used to select two movable 8-byte working register slices in the register file. After a reset, they point to the working register common area: RP0 points to addresses C0h–C7h, and RP1 points to addresses C8h–CFh.



To change a register pointer value, load a new value to RP0 and/or RP1 using an SRP or LD instruction; see Figures 18 and 19.



Figure 18. Contiguous 16-Byte Working Register Block



Figure 19. Noncontiguous 16-Byte Working Register Block

With working register addressing, only access those two 8-bit slices of the register file that are currently pointed to by RP0 and RP1. However, register pointers cannot be used to select a working register space in Set2, C0h to FFh, because these locations can be accessed only using the Indirect Register or Indexed Addressing modes.

The selected 16-byte working register block usually consists of two contiguous 8-byte slices. As a general programming guideline, Zilog recommends that RP0 point to the



lower slice and RP1 point to the upper slice; see Figure 17. In some cases, it can be necessary to define working register areas in different (i.e., noncontiguous) areas of the register file. In Figure 18, RP0 points to the *upper slice* and RP1 to the *lower slice*.

Because a register pointer can point to the either of the two 8-byte slices in the working register block, define the working register area very flexibly to support program requirements, as indicated in the following two examples.

#### **Setting the Register Pointers**

| SRP  | #70h       | ; | RP0 ← 70h, RP1                  | ← 78h       |
|------|------------|---|---------------------------------|-------------|
| SRP1 | #48h       | ; | RP0 $\leftarrow$ no change, RP1 | ← 48h,      |
| SRP0 | #0A0h      | ; | RP0 ← A0h, RP1                  | ← no change |
| CLR  | RP0        | ; | RP0 ← 00h, RP1                  | ← no change |
| LD   | RP1, #0F8h | ; | RP0 $\leftarrow$ no change, RP1 | ← 0F8h      |

#### Using Register Pointers to Calculate the Sum of a Series of Registers

Calculate the sum of registers 80h to 85h using the register pointer. The register addresses 80h through 85h contains the values 10h, 11h, 12h, 13h, 14h and 15h, respectively:

| SRP0 | #80h   | ; | RPO ← 80h                   |
|------|--------|---|-----------------------------|
| ADD  | R0, R1 | ; | R0 ← R0 + R1                |
| ADC  | R0, R2 | ; | $R0 \leftarrow R0 + R2 + C$ |
| ADC  | R0, R3 | ; | $R0 \leftarrow R0 + R3 + C$ |
| ADC  | R0, R4 | ; | $R0 \leftarrow R0 + R4 + C$ |
| ADC  | R0, R5 | ; | $R0 \leftarrow R0 + R5 + C$ |

The sum of these six registers, 6Fh, is located in the register R0 (80h). The instruction string used in this example takes 12 bytes of instruction code and includes an execution time of 36 cycles. If the register pointer is not used to calculate the sum of these registers, the following instruction sequence must be used:

| ADD | 80h, | 81h | ; | 80h← | (80h) | + | (81h) |   |   |
|-----|------|-----|---|------|-------|---|-------|---|---|
| ADC | 80h, | 82h | ; | 80h← | (80h) | + | (82h) | + | С |
| ADC | 80h, | 83h | ; | 80h← | (80h) | + | (83h) | + | С |
| ADC | 80h, | 84h | ; | 80h← | (80h) | + | (84h) | + | С |
| ADC | 80h, | 85h | ; | 80h← | (80h) | + | (85h) | + | С |

As a result, the sum of the six registers is now located in register 80h. However, this instruction string requires 15 bytes of instruction code instead of 12 bytes, and its execution time is 50 cycles instead of 36 cycles.



## 2.3. Register Addressing

The S3 register architecture provides an efficient method of working register addressing that takes full advantage of shorter instruction formats to reduce execution time.

With Register (R) Addressing Mode, in which the operand value is the content of a specific register or register pair, access all locations in the register file except for Set2. With working register addressing, use a register pointer to specify an 8-byte working register space in the register file and an 8-bit register within that space.

Registers are addressed either as a single 8-bit register or as a paired 16-bit register space. In a 16-bit register pair, the address of the first 8-bit register is always an even number and the address of the next register is always an odd number. The most significant byte of the 16-bit data is always stored in the even-numbered register; the least significant byte is always stored in the next (+ 1) odd-numbered register.

Working register addressing differs from register addressing because it uses a register pointer to identify a specific 8-byte working register space in the internal register file, and a specific 8-bit register within that space; see Figures 20 and 21.

| MSB | LSB  | n = Even address |
|-----|------|------------------|
| Rn  | Rn+1 |                  |

Figure 20. 16-Bit Register Pair





|                                    | Page 0                     | Page 0                                         |
|------------------------------------|----------------------------|------------------------------------------------|
| Register Addressing Only           | All<br>Addressing<br>Modes | Indirect<br>Register,<br>Indexed<br>Addressing |
| Can be Pointed by Register Pointer | ľ                          | Modes                                          |





**Note:** As shown in Figure 21, only page0 is implemented in the S3F80P9 microcontroller. Page0 contains all of the addressable registers in the internal register file.

### 2.3.1. Common Working Register Area

After a reset, register pointers RP0 and RP1 automatically select two 8-byte register slices in Set1, locations C0h to CFh, as the active 16-byte working register block, as shown below.

- RP0  $\rightarrow$  C0h-C7h
- RP1  $\rightarrow$  C8h–CFh

This 16-byte address range is called the *common working area*. Essentially, locations in this area can be used as working registers by operations that address any location on any page in the register file. Typically, these working registers serve as temporary buffers for data operations. See Figure 22.



Figure 22. Common Working Register Area





#### 2.3.1.1. Addressing the Common Working Register Area

As the following two examples show, you should access working registers in the common area, locations COh to CFh, using working Register Addressing Mode only.

#### Example 1

LD 0C2h, 40h ; Invalid addressing mode!

Use working register addressing instead:

SRP #0C0h LD R2, 40h ; R2 (C2h)  $\leftarrow$  the value in location 40h

#### Example 2

ADD 0C3h, #45h ; Invalid addressing mode!

Use working register addressing instead:

SRP #0C0h
ADD R3, #45h ; R3 (C3h) ← R3 + 45h

### 2.3.2. 4-Bit Working Register Addressing

Each register pointer defines a movable 8-byte slice of working register space. The address information stored in a register pointer serves as an addressing window that allows instructions to access working registers efficiently using short 4-bit addresses. When an instruction addresses a location in the selected working register area, the address bits are concatenated in the following way to form a complete 8-bit address:

- The high-order bit of the 4-bit address selects one of the register pointers (i.e., 0 selects RP0, 1 selects RP1)
- The five high-order bits in the register pointer select an 8-byte slice of the register space.
- The three low-order bits of the 4-bit address select one of the eight registers in the slice

As shown in Figure 23, the result of this operation is that the five high-order bits from the register pointer are concatenated with the three low-order bits from the instruction address to form the complete address. As long as the address stored in the register pointer remains unchanged, the three bits from the address will always point to an address in the same 8-byte register slice.









Figure 24 shows a typical example of 4-bit working register addressing. The high-order bit of the instruction INC-R6 is 0, which selects RP0. The five high-order bits stored in RP0 (01110b) are concatenated with the three low-order bits of the instruction's 4-bit address (110b) to produce the register address 76h (01110110b).



Figure 24. 4-Bit Working Register Addressing Example

## 2.3.3. 8-Bit Working Register Addressing

Use the 8-bit working register addressing to access registers in a selected working register area. To initiate 8-bit working register addressing, the upper four bits of the instruction address must contain the 4-bit value, 1100b. This value indicates that the remaining four bits contain the same effect as 4-bit working register addressing.

As shown in Figure 25, the lower nibble of the 8-bit address is concatenated in much the same way as for 4-bit addressing: Bit 3 selects either RP0 or RP1, which then supplies the five high-order bits of the final address. The three low-order bits of the complete address are provided by the original instruction.





Figure 25. 8-Bit Working Register Addressing

Figure 26 shows an example of 8-bit working register addressing. The four high-order bits of the instruction address (1100b) specify 8-bit working register addressing. Bit 4 (1) selects RP1 and the five high-order bits in RP1 (10101b) become the five high-order bits of the register address. The three low-order bits of the register address (011) are provided by the three low-order bits of the 8-bit instruction address. The five-address bits from RP1 and the three address bits from the instruction are concatenated to form the complete register address, 0ABh (10101011b).





Figure 26. 8-Bit Working Register Addressing Example

## 2.4. Register Pointer Registers

The contents of the Register Pointer 0 (RP0) and Register Pointer 1 (RP1) Registers are described in Tables 6 and 7.

| Bit          | 7                          | 6                             | 5            | 4                              | 3                                           | 2           | 1            | 0        |
|--------------|----------------------------|-------------------------------|--------------|--------------------------------|---------------------------------------------|-------------|--------------|----------|
| Reset        | 1                          | 1                             | 0            | 0                              | 0                                           | _           | _            | _        |
| R/W          | R/W                        | R/W                           | R/W          | R/W                            | R/W                                         | _           | _            | _        |
| Address      |                            |                               |              | D                              | 6h                                          |             |              |          |
| Note: R = re | ad only; R/W = r           | ead/write.                    |              |                                |                                             |             |              |          |
| Bit          | Description                |                               |              |                                |                                             |             |              |          |
| [7:3]        | Register p<br>in the regis | ointer 0 car<br>ster file. Us | ing the regi | ently point to<br>ster pointer | o one of the<br>s RP0 and F<br>ter space. A | RP1, select | t two 8-byte | register |

Table 6. Register Pointer 0 (RP0; Set1, Bank0)

 address C0h in register Set1, Bank0, selecting the 8-byte working register slice C0h–C7h.

 [2:0]
 Reserved These bits are reserved must be set to 000.





#### Table 7. Register Pointer 1 (RP1; Set1, Bank0)

| Bit           | 7                                         | 6                              | 5                                          | 4                                              | 3                                                          | 2                           | 1                            | 0                     |
|---------------|-------------------------------------------|--------------------------------|--------------------------------------------|------------------------------------------------|------------------------------------------------------------|-----------------------------|------------------------------|-----------------------|
| Reset         | 1                                         | 1                              | 0                                          | 0                                              | 1                                                          | _                           | _                            | _                     |
| R/W           | R/W                                       | R/W                            | R/W                                        | R/W                                            | R/W                                                        | _                           | _                            | _                     |
| Address       | D7h                                       |                                |                                            |                                                |                                                            |                             |                              |                       |
| Note: R = rea | ad only; R/W = r                          | ead/write.                     |                                            |                                                |                                                            |                             |                              |                       |
| Bit           | Descriptio                                | on                             |                                            |                                                |                                                            |                             |                              |                       |
| [7:3]         | Register p<br>in the regis<br>slices at o | ster file. Usi<br>ne time as a | n independe<br>ing the regi<br>active work | ently point to<br>ster pointer<br>ing register | o one of the<br>s RP0 and F<br>space. Afte<br>-byte workir | RP1, select<br>r a reset, F | t two 8-byte<br>RP1 points t | register<br>o address |
| [2:0]         | Reserved<br>These bits                    | are reserve                    | ed must be                                 | set to 000.                                    |                                                            |                             |                              |                       |

## 2.5. System and User Stacks

S3 Family microcontrollers use the system stack for subroutine calls and returns and to store data. The PUSH and POP instructions are used to control system stack operations. The S3F80P9 architecture supports stack operations in the internal register file.

### 2.5.1. Stack Operations

Return addresses for procedure calls, interrupts and data are stored on the stack. The contents of the PC are saved to stack by a CALL instruction and restored by the RET instruction. When an interrupt occurs, the contents of the PC and the Flags registers are pushed to the stack. The IRET instruction then pops these values back to their original locations. The stack address value is always decreased by 1 before a push operation and increased by 1



DXYS Company

41

after a pop operation. The Stack Pointer (SP) always points to the stack frame stored on the top of the stack, as shown in Figure 27.



Figure 27. Stack Operations

### 2.5.2. User-Defined Stacks

Stacks in the internal register file can defined as data storage locations. The instructions PUSHUI, PUSHUD, POPUI and POPUD support user-defined stack operations.

### 2.5.3. Stack Pointers

Register location D9h contains the 8-bit stack pointer (SPL) that is used for system stack operations. After a reset, this SPL value is undetermined. Because only a 256-byte internal memory is implemented in the S3F80P9 MCU, the SPL must be initialized to an 8-bit value in the range 00h–FFh.

The following example shows you how to perform stack operations in the internal register file using PUSH and POP instructions:

#### Standard Stack Operations Using PUSH and POP

| LD SPL, #0FFh ; SPL $\leftarrow$ FFh is set to | ; | (Normally, the SPL |
|------------------------------------------------|---|--------------------|
| initialization                                 | ; | 0FFh by the        |
| IIIIIIIIIIIIIII                                | ; | routine)           |
| •                                              |   |                    |

PS032005-0917



| PUSH<br>PUSH<br>PUSH<br>•<br>• | PP<br>RPO<br>RP1<br>R3 | ,<br>;<br>; | Stack address OFEh $\leftarrow$ PP<br>Stack address OFDh $\leftarrow$ RPO<br>Stack address OFCh $\leftarrow$ RP1<br>Stack address OFBh $\leftarrow$ R3 |
|--------------------------------|------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| POP                            | R3                     | ,           | R3 $\leftarrow$ Stack address OFBh                                                                                                                     |
| POP                            | RP1                    |             | RP1 $\leftarrow$ Stack address OFCh                                                                                                                    |
| POP                            | RP0                    |             | RP0 $\leftarrow$ Stack address OFDh                                                                                                                    |
| POP                            | PP                     |             | PP $\leftarrow$ Stack address OFEh                                                                                                                     |

## 2.6. Stack Pointer Register

The contents of the Stack Pointer Low Byte (SPL) Register are described in Table 8.

| Bit           | 7                                                                              | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---------------|--------------------------------------------------------------------------------|------------|---|---|---|---|---|---|--|
| Reset         | х                                                                              | х          | х | х | х | Х | Х | Х |  |
| R/W           | R/W                                                                            |            |   |   |   |   |   |   |  |
| Address       | D9h                                                                            |            |   |   |   |   |   |   |  |
| Note: R = rea | d only; R/W = r                                                                | ead/write. |   |   |   |   |   |   |  |
| Bit           | Description                                                                    |            |   |   |   |   |   |   |  |
| [7:0]         | Stack Pointer Address Low Byte<br>The SP value is undefined following a reset. |            |   |   |   |   |   |   |  |
|               | <b>0 1</b>                                                                     |            |   |   |   |   |   |   |  |

#### Table 8. Stack Pointer Low Byte (SPL; Set1, Bank0)



# **Chapter 3. Addressing Modes**

The program counter is used to fetch instructions that are stored in program memory for execution. Instructions indicate the operation to be performed and the data to be operated on. Addressing Mode is the method used to determine the location of the data operand. The operands specified in instructions can be condition codes, immediate data, or a location in the register file, program memory, or data memory.

The S3F8 Series instruction set supports seven explicit addressing modes.

Not all of these addressing modes are available for each instruction:

- Register (R)
- Indirect Register (IR)
- Indexed (X)
- Direct Address (DA)
- Indirect Address (IA)
- Relative Address (RA)
- Immediate (IM)

## 3.1. Register Addressing Mode

In Register Addressing Mode (R), the operand is the content of a specified register or register pair; see Figure 28. Working register addressing differs from register addressing







file and an 8-bit register within that space; see Figure 29.

because it uses a register pointer to specify an 8-byte working register space in the register









45

## 3.2. Indirect Register Addressing Mode

In Indirect Register (IR) Addressing Mode, the content of the specified register or register pair is the address of the operand. Depending on the instruction used, the actual address can point to a register in the register file, to program memory (ROM), or to an external memory space, if implemented; see Figures 30 through 34.

Use any 8-bit register to indirectly address another register. Any 16-bit register pair can be used to indirectly address another memory location. Remember, however, that locations C0h-FFh in Set1 cannot be accessed using Indirect Register Addressing Mode.



RL @SHIFT ; Where SHIFT is the label of an 8-bit register address.

#### Figure 30. Indirect Register Addressing to Register File





Figure 31. Indirect Register Addressing to Program Memory





Figure 32. Indirect Working Register Addressing to Register File





Figure 33. Indirect Working Register Addressing to Program or Data Memory

**Note:** The LDE command is not available because an external interface is not implemented for the S3F80P9.

## **3.3. Indexed Addressing Mode**

Indexed (X) Addressing Mode adds an offset value to a base address during the instruction execution to calculate the effective operand address; see Figure 34. Use Indexed Addressing Mode to access locations in the internal register file or in external memory (if imple-



mented). However, the COh-FFh address locations cannot be accessed in Set1 using indexed addressing.

In short offset Indexed Addressing Mode, the 8-bit displacement is treated as a signed integer in the range -128 to +127. This displacement applies to external memory accesses only; see Figure 35 on page 50.

For register file addressing, an 8-bit base address provided by the instruction is added to an 8-bit offset contained in a working register. For external memory accesses, the base address is stored in the working register pair designated in the instruction. The 8-bit or 16-bit offset provided in the instruction is then added to the base address; see Figure 36 on page 51.

The only instruction that supports Indexed Addressing Mode for the internal register file is the Load instruction (LD). The LDC and LDE instructions support Indexed Addressing Mode for internal program memory and for external data memory (if implemented).



Figure 34. Indexed Addressing to Register File





Figure 35. Indexed Addressing to Program or Data Memory with Short Offset

**Note:** LDE command is not available because an external interface is not implemented for the S3F80P9.





Figure 36. Indexed Addressing to Program or Data Memory

**Note:** LDE command is not available because an external interface is not implemented for the S3F80P9.

## 3.4. Direct Address Mode

In Direct Address (DA) Mode, the instruction provides the operand's 16-bit memory address. The Jump (JP) and Call (CALL) instructions use this addressing mode to specify



the 16-bit destination address that is loaded into the PC whenever a JP or CALL instruction is executed.

The LDC and LDE instructions can use Direct Address Mode to specify the source or destination address for Load operations to program memory (LDC) or to external data memory (LDE), if implemented. See Figures 37 and 38.



**Note:** LDE command is not available because an external interface is not implemented for the S3F80P9.





Sample Instructions:

| JP   | C,JOB1  | ; | Where JOB1 is a 16-bit immediate address    |
|------|---------|---|---------------------------------------------|
| CALL | DISPLAY | ; | Where DISPLAY is a 16-bit immediate address |

#### Figure 38. Direct Addressing for Call and Jump Instructions

## 3.5. Indirect Address Mode

In Indirect Address (IA) Mode, the instruction specifies an address located in the lowest 256 bytes of the program memory. The selected pair of memory locations contains the actual address of the next instruction to be executed. Only the CALL instruction can use the Indirect Address Mode.



Because the Indirect Address Mode assumes that the operand is located in the lowest 256 bytes of program memory, only an 8-bit address is supplied in the instruction; the upper bytes of the destination address are assumed to all be zeros. See Figure 39.





## 3.6. Relative Address Mode

In Relative Address (RA) Mode, a two's-complement signed displacement between -128 and +127 is specified in the instruction. The displacement value is then added to the current PC value. The result is the address of the next instruction to be executed. Before this addition occurs, the PC contains the address of the instruction immediately following the current instruction.



Several program control instructions use the Relative Address Mode to perform conditional jumps. The instructions that support RA addressing are BTJRF, BTJRT, DJNZ, CPIJE, CPIJNE and JR. See Figure 40.



## 3.7. Immediate Mode

In Immediate (IM) Mode, the operand value used in the instruction is the value supplied in the operand field itself. The operand can be one byte or one word in length, depending on





the instruction used. Immediate Addressing Mode is useful for loading constant values into registers. See Figure 41.

| Program Memory |
|----------------|
| OPERAND        |
| OPCODE         |
|                |

(The operand value is in the instruction)

Sample Instruction:

LD R0,#0AAH

Figure 41. Immediate Addressing



# **Chapter 4. Control Registers**

This chapter describes the S3F80P9 MCU's control registers. Data and counter registers are not described in this chapter; information about all registers used by a specific peripheral is presented in the corresponding chapters.

Table 9 identifies the names, mnemonics, decimal and hex equivalents, and read/write settings of the Set1, Bank0 mapped registers.

| Register Name                 | Mnemonic | Page       | Decimal | Hex | R/W            |
|-------------------------------|----------|------------|---------|-----|----------------|
| Timer 0 Counter               | TOCNT    |            | 208     | D0h | R <sup>1</sup> |
| Timer 0 Data                  | TODATA   | <u>243</u> | 209     | D1h | R/W            |
| Timer 0 Control               | TOCON    | <u>242</u> | 210     | D2h | R/W            |
| Basic Timer Control           | BTCON    | <u>240</u> | 211     | D3h | R/W            |
| Clock Control                 | CLKCON   | <u>192</u> | 212     | D4h | R/W            |
| System Flags                  | FLAGS    | <u>87</u>  | 213     | D5h | R/W            |
| Register Pointer 0            | RP0      | <u>39</u>  | 214     | D6h | R/W            |
| Register Pointer 1            | RP1      | <u>40</u>  | 215     | D7h | R/W            |
| Location D8h is not mapped.   |          |            |         |     |                |
| Stack Pointer Low Byte        | SPL      | <u>42</u>  | 217     | D9h | R/W            |
| Instruction Pointer High Byte | IPH      | <u>80</u>  | 218     | DAh | R/W            |
| Instruction Pointer Low Byte  | IPL      | <u>80</u>  | 219     | DBh | R/W            |
| Interrupt Request             | IRQ      | <u>76</u>  | 220     | DCh | R <sup>1</sup> |
| Interrupt Mask                | IMR      | <u>73</u>  | 221     | DDh | R/W            |
| System Mode                   | SYM      | <u>71</u>  | 222     | DEh | R/W            |
| Register Page                 | PP       | <u>26</u>  | 223     | DFh | R/W            |
| Port 0 Data                   | P0       | <u>218</u> | 224     | E0h | R/W            |
| Port 1 Data                   | P1       | <u>218</u> | 225     | E1h | R/W            |
| Port 2 Data                   | P2       | <u>218</u> | 226     | E2h | R/W            |
| Port 3 Data                   | P3       | <u>218</u> | 227     | E3h | R/W            |
| Location E4h is not mapped.   |          |            |         |     |                |
| Port 2 Interrupt Enable       | P2INT    | <u>230</u> | 229     | E5h | R/W            |

#### Table 9. Set1, Bank0 Mapped Registers

1. A read-only register can not be used as a destination for the OR, AND, LD, or LDB instructions.

2. P1CONH is available with the 32-pin S3F80P9 MCU, but not the 28-pin S3F80P9 MCU.

3. P1CONH.contains a reset value of 0FFh. After the reset, P1.4–0.7 becomes a CMOS input with Pull-Up Mode.

zilog An DXYS Company

58

| Register Name                  | Mnemonic              | Page       | Decimal | Hex | R/W            |
|--------------------------------|-----------------------|------------|---------|-----|----------------|
| Port 2 Interrupt Pending       | P2PND                 | <u>232</u> | 230     | E6h | R/W            |
| Port 0 Pull-Up Resistor Enable | P0PUR                 | <u>219</u> | 231     | E7h | R/W            |
| Port 0 Control High Byte       | P0CONH                | <u>220</u> | 232     | E8h | R/W            |
| Port 0 Control Low Byte        | P0CONL                | <u>221</u> | 233     | E9h | R/W            |
| Port 1 Control High Byte       | P1CONH <sup>2,3</sup> | <u>225</u> | 234     | EAh | R/W            |
| Port 1 Control Low Byte        | P1CONL                | <u>226</u> | 235     | EBh | R/W            |
| Port 2 Control High Byte       | P2CONH                | <u>228</u> | 236     | ECh | R/W            |
| Port 2 Control Low Byte        | P2CONL                | <u>229</u> | 237     | EDh | R/W            |
| Port 2 Pull-Up Enable Register | P2PUR                 | <u>233</u> | 238     | EEh | R/W            |
| Port 3 Control                 | P3CON                 | <u>234</u> | 239     | EFh | R/W            |
| Location F0h is not mapped.    |                       |            |         |     |                |
| Port 0 Interrupt Enable        | POINT                 | <u>222</u> | 241     | F1h | R/W            |
| Port 0 Interrupt Pending       | POPND                 | <u>223</u> | 242     | F2h | R/W            |
| Counter A Control              | CACON                 | <u>257</u> | 243     | F3h | R/W            |
| Counter A Data High Byte       | CADATAH               | <u>258</u> | 244     | F4h | R/W            |
| Counter A Data Low Byte        | CADATAL               | <u>258</u> | 245     | F5h | R/W            |
| Timer 1 Counter High Byte      | T1CNTH                | <u>252</u> | 246     | F6h | R <sup>1</sup> |
| Timer 1 Counter Low Byte       | T1CNTL                | <u>252</u> | 247     | F7h | $R^1$          |
| Timer 1 Data High Byte         | T1DATAH               | <u>252</u> | 248     | F8h | R/W            |
| Timer 1 Data Low Byte          | T1DATAL               | <u>253</u> | 249     | F9h | R/W            |
| Timer 1 Control                | T1CON                 | <u>251</u> | 250     | FAh | R/W            |
| Stop Control                   | STOPCON               | <u>207</u> | 251     | FBh | W              |
| Location FCh is not mapped.    |                       |            |         |     |                |
| Basic Timer Counter            | BTCNT                 |            | 253     | FDh | R <sup>1</sup> |
| External Memory Timing         | EMT                   | <u>60</u>  | 254     | FEh | R/W            |
| Interrupt Priority             | IPR                   | <u>75</u>  | 255     | FFh | R/W            |

#### Table 9. Set1, Bank0 Mapped Registers (Continued)

Notes:

1. A read-only register can not be used as a destination for the OR, AND, LD, or LDB instructions.

P1CONH is available with the 32-pin S3F80P9 MCU, but not the 28-pin S3F80P9 MCU.
 P1CONH.contains a reset value of 0FFh. After the reset, P1.4–0.7 becomes a CMOS input with Pull-Up Mode.



Table 10 identifies the names, mnemonics, decimal and hex equivalents, and read/write settings of the Bank1, Set1 mapped registers.

| Register Name                                   | Mnemonic            | Page #      | Decimal        | Hex       | R/W |
|-------------------------------------------------|---------------------|-------------|----------------|-----------|-----|
| LVD Control                                     | LVDCON              | <u>290</u>  | 224            | E0h       | R/W |
| Location E1h is not mapped.                     |                     |             |                |           |     |
| Location E2h is not mapped.                     |                     |             |                |           |     |
| Location E3h is not mapped.                     |                     |             |                |           |     |
| Timer 2 Counter High Byte                       | T2CNTH              | <u>266</u>  | 228            | E4h       | R*  |
| Timer 2 Counter Low Byte                        | T2CNTL              | <u>266</u>  | 229            | E5h       | R*  |
| Timer 2 Data High Byte                          | T2DATAH             | <u>266</u>  | 230            | E6h       | R/W |
| Timer 2 Data Low Byte                           | T2DATAL             | <u>267</u>  | 231            | E7h       | R/W |
| Timer 2 Control                                 | T2CON               | <u>265</u>  | 232            | E8h       | R/W |
| Location E9h is not mapped.                     |                     |             |                |           |     |
| Location EAh is not mapped.                     |                     |             |                |           |     |
| Location EBh is not mapped.                     |                     |             |                |           |     |
| Flash Memory Sector Address High Byte           | FMSECH              | <u>275</u>  | 236            | ECh       | R/W |
| Flash Memory Sector Address Low Byte            | FMSECL              | <u>275</u>  | 237            | EDh       | R/W |
| Flash Memory User Programming Enable            | FMUSR               | <u>274</u>  | 238            | EEh       | R/W |
| Flash Memory Control                            | FMCON               | <u>273</u>  | 239            | EFh       | R/W |
| Reset Indicating                                | RESETID             | <u>215</u>  | 240            | F0h       | R/W |
| LVD Flag Selection                              | LVDSEL              | <u>291</u>  | 243            | F1h       | R/W |
| Port1 Output Mode Pull-Up Enable                | P10UTPU             | <u>227</u>  | 244            | F2h       | R/W |
| Port2 Output Mode Selection                     | P2OUTMD             | <u>231</u>  | 245            | F3h       | R/W |
| Port3 Output Mode Pull-Up Enable                | P3OUTPU             | <u>236</u>  | 246            | F4h       | R/W |
| Not mapped in the F5h to 0FFh address ran       | ige.                |             |                |           |     |
| Note: *A read-only register cannot be used as a | destination for the | OR, AND, LI | D, or LDB inst | ructions. |     |

### Table 10. Mapped Registers (Bank1, Set1)





60

## 4.1. External Memory Timing Register

The contents of the External Memory Timing (EMT) Register are described in Table 11.

Table 11. External Memory Timing Register (EMT; Set1, Bank0)

| Bit   |             | 7                                                                                                                                   | <b>^</b>      | E            | 4                                            | 2            | 0 | 4 |   |  |
|-------|-------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------|----------------------------------------------|--------------|---|---|---|--|
|       |             | 7                                                                                                                                   | 6             | 5            | -                                            | 3            | 2 | 1 | 0 |  |
| Rese  | t           | 0                                                                                                                                   | 1             | 1            | 1                                            | 1            | 1 | 0 | _ |  |
| R/W   |             |                                                                                                                                     |               |              | R/W                                          |              |   |   |   |  |
| Addre | ess         | FEh                                                                                                                                 |               |              |                                              |              |   |   |   |  |
| Note: | R = read of | nly; R/W = re                                                                                                                       | ad/write.     |              |                                              |              |   |   |   |  |
| Bit   |             | Descriptio                                                                                                                          | n             |              |                                              |              |   |   |   |  |
| [7]   |             |                                                                                                                                     | VAIT input    | function fo  | Enable Bit<br>r external de<br>r external de |              |   |   |   |  |
| [6]   |             | Slow Mem<br>0: Disable s<br>1: Enable s                                                                                             | slow memo     | ry timing.   | it                                           |              |   |   |   |  |
| [5:4] |             | Program Memory Automatic Wait Control Bits<br>00: No wait.<br>01: Wait one cycle.<br>10: Wait two cycles.<br>11: Wait three cycles. |               |              |                                              |              |   |   |   |  |
| [3:2] |             | Data Memory Automatic Wait Control Bits<br>00: No wait.<br>01: Wait one cycle.<br>10: Wait two cycles.<br>11: Wait three cycles.    |               |              |                                              |              |   |   |   |  |
| [1]   |             | Stack Area Selection Bit<br>0: Select internal register file area.<br>1: Select external data memory area.                          |               |              |                                              |              |   |   |   |  |
| [0]   |             | <b>Reserved</b><br>This bit mus                                                                                                     | st be set to  | 0.           |                                              |              |   |   |   |  |
| Note: | ed. The pro | ogram initializ                                                                                                                     | zation routin | e should cle | ICU, because<br>ar the EMT R<br>a system ma  | egister to 0 |   |   |   |  |



# Chapter 5. Interrupt Structure

The S3F8 Series interrupt structure features three basic components: levels, vectors, and sources. The SAM8RC CPU recognizes up to eight interrupt levels and supports up to 128 interrupt vectors. When a specific interrupt level contains more than one vector address, the vector priorities are established in hardware. A vector address can be assigned to one or more sources.

### 5.1. Levels

Interrupt levels are the main unit for interrupt priority assignment and recognition. All peripherals and I/O blocks can issue interrupt requests. In other words, peripheral and I/O operations are interrupt-driven. There are eight possible interrupt levels: IRQ0–IRQ7, also called *Level 0–Level 7*. Each interrupt level directly corresponds to an interrupt request number (IRQn). The total number of interrupt levels used in the interrupt structure varies from device to device. The S3F80P9 interrupt structure recognizes eight interrupt levels (IRQ0–IRQ7) with hardware reset.

The interrupt level numbers 0 through 7 do not necessarily indicate the relative priority of the levels. They are simply identifiers for the interrupt levels that are recognized by the CPU. The relative priority of different interrupt levels is determined by settings in the Interrupt Priority Register, IPR. Interrupt group and subgroup logic controlled by IPR Register settings lets you define more complex priority relationships between different levels.

## 5.2. Vectors

Each interrupt level can contain one or more interrupt vectors, or it can not contain a vector address at all. The maximum number of vectors that can be supported for an assigned level is 128. (The actual number of vectors used for the S3F8 Series devices is always much smaller.) If an interrupt level contains more than one vector address, the vector priorities are set in hardware. The S3F80P9 MCU uses twenty vectors. Two vector addresses are shared by four interrupt sources.

### 5.3. Sources

A source is any peripheral that generates an interrupt. For example, a source can be an external pin or a counter overflow. Each vector can contain several interrupt sources. In the S3F80P9 interrupt structure, there are 26 possible interrupt sources.



When a service routine starts, the respective pending bit is either cleared automatically by hardware or is must be cleared manually by program software. The characteristics of the source's pending mechanism determine which method is used to clear its respective pending bit.

## 5.4. Interrupt Types

The three components of the S3F8 Series interrupt structure described in the preceding section – levels, vectors, and sources – are combined to determine the interrupt structure of an individual device and to make full use of its available interrupt logic. There are three possible combinations of interrupt structure components, called *interrupt types 1*, 2, and 3. These three types differ in the number of vectors and interrupt sources assigned to each level; see Figure 42.

- Type 1: One level (IRQn) + one vector (V1) + one source (S1)
- Type 2: One level (IRQn) + one vector (V1) + multiple sources (S1–Sn)
- Type 3: One level (IRQn) + multiple vectors (V1–Vn) + multiple sources (S1–Sn, Sn + 1–Sn + m)

In the S3F80P9 microcontroller, all three interrupt types are implemented.



Figure 42. S3F8 Series Interrupt Types





63

**Note:** The number of Sn and Vn values is expandable.

The S3F80P9 microcontroller supports twenty-four interrupt sources. Sixteen of these interrupt sources contain a corresponding interrupt vector address; the remaining eight interrupt sources share two vector addresses. Eight interrupt levels are recognized by the CPU in this device-specific interrupt structure, as shown in Figure 43.

When multiple interrupt levels are active, the Interrupt Priority (IPR) Register determines the order in which contending interrupts are to be serviced. If multiple interrupts occur within the same interrupt level, the interrupt with the lowest vector address is usually processed first (The relative priorities of multiple interrupts within a single level are fixed in hardware).

When the CPU grants an interrupt request, interrupt processing starts: All other interrupts are disabled and the program counter value and status flags are pushed to stack. The starting address of the service routine is fetched from the appropriate vector address (plus the next 8-bit value to concatenate the full 16-bit address) and the service routine is executed.



64

| Levels(9) | Vectors(18)                                                                           | Sources(24)                                                                                              | Reset/Clear              |
|-----------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------|
| RESET     | — 100h — 1                                                                            | Basic timer overflow                                                                                     | H/W                      |
|           | — FCh — 0<br>— FAh — 0                                                                | Timer 0 match/capture<br>Timer 0 overflow                                                                | S/W<br>H/W               |
| IRQ1 —    | F6h 1<br>F4h0                                                                         | Timer 1 match/capture<br>Timer 1 overflow                                                                | S/W<br>H/W               |
| IRQ2      | ECh1<br>F2h0<br>F0h                                                                   | Counter A<br>Timer 2 match/capture<br>Timer 2 overflow                                                   | H/W<br>S/W<br>H/W        |
| IRQ4      | D6h         3           D4h         2           D2h         1           D0h         0 | P2.3 external interrupt<br>P2.2 external interrupt<br>P2.1 external interrupt<br>P2.0 external interrupt | S/W<br>S/W<br>S/W<br>S/W |
| IRQ5 ———  | D8h                                                                                   | P2.7 external interrupt<br>P2.6 external interrupt<br>P2.5 external interrupt<br>P2.4 external interrupt | S/W<br>S/W<br>S/W<br>S/W |
| IRQ6      | E6h         3           E4h         2           E2h         1           E0h         0 | P0.3 external interrupt<br>P0.2 external interrupt<br>P0.1 external interrupt<br>P0.0 external interrupt | S/W<br>S/W<br>S/W<br>S/W |
| IRQ7      | — E8h                                                                                 | P0.7 external interrupt<br>P0.6 external interrupt<br>P0.5 external interrupt<br>P0.4 external interrupt | S/W<br>S/W<br>S/W<br>S/W |



**Note:** The reset interrupt vector address (Basic Timer overflow) can be varied by the Smart Option.



65

## 5.5. Interrupt Vector Addresses

All interrupt vector addresses for the S3F80P9 interrupt structure are stored in the vector address area of the internal program memory ROM, 00h–FFh; see Figure 44.



Figure 44. ROM Vector Address Area

**Note:** The size of the ISP sector can be varied by the Smart Option (see Figure 14 on page 22). According to the Smart Option setting related to the ISP, ISP reset vector address can be changed to one of the selected addresses (200h, 300h, 500h, or 900h).



Allocate unused locations in the vector address area as normal program memory. However, be careful not to overwrite any of the stored vector addresses, which are listed in Table 12.

| Vector Address   |              |                          | Req                | luest                | Reset        | /Clear       |
|------------------|--------------|--------------------------|--------------------|----------------------|--------------|--------------|
| Decimal<br>Value | Hex<br>Value | Interrupt Source         | Interrupt<br>Level | Priority in<br>Level | Hardware     | Software     |
| 256              | 100h         | Basic Timer overflow/POR | RESET              | -                    |              | _            |
| 252              | FCh          | Timer 0 match/capture    | IRQ0               | 1                    | _            | $\checkmark$ |
| 250              | FAh          | Timer 0 overflow         | _                  | 0                    |              | _            |
| 246              | F6h          | Timer 1 match/capture    | IRQ1               | 1                    | _            |              |
| 244              | F4h          | Timer 1 overflow         | _                  | 0                    | $\checkmark$ | _            |
| 236              | ECh          | Counter A                | IRQ2               | _                    | $\checkmark$ | _            |
| 242              | F2h          | Timer 2 match/capture    | IRQ3               | 1                    | _            | $\checkmark$ |
| 240              | F0h          | Timer 2 overflow         | _                  | 0                    | $\checkmark$ | _            |
| 232              | E8h          | P0.7 external interrupt  | IRQ7               | _                    | _            | $\checkmark$ |
| 232              | E8h          | P0.6 external interrupt  | _                  | -                    | -            | $\checkmark$ |
| 232              | E8h          | P0.5 external interrupt  | _                  | _                    | _            | $\checkmark$ |
| 232              | E8h          | P0.4 external interrupt  | _                  | _                    | _            | $\checkmark$ |
| 230              | E6h          | P0.3 external interrupt  | IRQ6               | 3                    | _            | $\checkmark$ |
| 228              | E4h          | P0.2 external interrupt  | _                  | 2                    | -            | $\checkmark$ |
| 226              | E2h          | P0.1 external interrupt  | _                  | 1                    | -            | $\checkmark$ |
| 224              | E0h          | P0.0 external interrupt  | _                  | 0                    | _            | $\checkmark$ |
| 216              | D8h          | P2.7 external interrupt  | IRQ5               | -                    | -            | $\checkmark$ |
| 216              | D8h          | P2.6 external interrupt  | _                  | _                    | _            | $\checkmark$ |
| 216              | D8h          | P2.5 external interrupt  | _                  | -                    | -            | $\checkmark$ |
| 216              | D8h          | P2.4 external interrupt  | _                  | _                    | _            |              |
| 214              | D6h          | P2.3 external interrupt  | IRQ4               | 3                    | _            |              |
| 212              | D4h          | P2.2 external interrupt  | _                  | 2                    | _            |              |
| 210              | D2h          | P2.1 external interrupt  | _                  | 1                    | _            |              |
| 208              | D0h          | P2.0 external interrupt  | _                  | 0                    | _            | $\checkmark$ |

#### Table 12. S3F80P9 Interrupt Vectors

Notes:

1. Interrupt priorities are identified in inverse order: 0 is highest priority, 1 is the next highest, etc.

If two or more interrupts are within the same interrupt level, the interrupt with the lowest vector address usually
receives priority over an interrupt with a higher vector address. The priorities within a assigned interrupt level are
fixed in hardware.

3. A Reset (i.e., a reset of the basic timer overflow or a POR) interrupt vector address can be changed by the Smart Option; see Figure 14 on page 22.



The program reset address in ROM is 0100h. This reset address can be changed using the Smart Option; see <u>Figure 14</u> on page 22 and/or the <u>Embedded Flash Memory Interface</u> chapter on page 270.

## 5.6. Enable/Disable Interrupt Instructions

Executing the Enable Interrupts (EI) instruction globally enables the interrupt structure. All interrupts are then serviced as they occur, and according to the established priorities.

**Note:** The system initialization routine that is executed following a reset must always contain an EI instruction to globally enable the interrupt structure.

During normal operation, execute the Disable Interrupts (DI) instruction at any time to globally disable interrupt processing. The EI and DI instructions change the value of bit 0 in the SYM Register. Although it is possible to manipulate SYM.0 directly to enable or disable interrupts, Zilog recommends using the EI and DI instructions instead.

#### 5.6.0.1. System-Level Interrupt Control Registers

In addition to the control registers for specific interrupt sources, the following four system-level registers control interrupt processing.

- The Interrupt Mask (IMR) Register enables (unmasks) or disables (masks) interrupt levels
- The Interrupt Priority (IPR) Register controls the relative priorities of interrupt levels
- The Interrupt Request (IRQ) Register contains interrupt pending flags for each interrupt level (as opposed to each interrupt source)
- The System Mode (SYM) Register enables or disables global interrupt processing (SYM settings also enable fast interrupts and control the activity of external interface, if implemented)





68

A summary of these interrupt control registers is provided in Table 13.

Table 13. Interrupt Control Register Overview

| Control Register              | Mnemonic | R/W | Description                                                                                                                                                                                                                                                 |
|-------------------------------|----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Interrupt Mask Register       | IMR      | R/W | Bit settings in the IMR Register enable or disable interrupt processing for each of the eight interrupt levels: IRQ0–IRQ7.                                                                                                                                  |
| Interrupt Priority Register   | IPR      | R/W | Controls the relative processing priorities of the<br>interrupt levels. The eight levels of the S3F80P9<br>MCU are organized into three groups: A, B and C.<br>Group A is IRQ0 and IRQ1, group B is IRQ2, IRQ3,<br>IRQ4 and group C is IRQ5, IRQ6 and IRQ7. |
| Interrupt Request<br>Register | IRQ      | R   | This register contains a request pending bit for each interrupt level.                                                                                                                                                                                      |
| System Mode Register          | SYM      | R/W | A dynamic global interrupt processing enables/<br>disables, fast interrupt processing, and external<br>interface control; an external memory interface is not<br>implemented in the S3F80P9 microcontroller.                                                |

## **5.7. Interrupt Processing Control Points**

Interrupt processing can be controlled in either of two ways: globally or by a specific interrupt level and source. The system-level control points in the interrupt structure are:

- Global interrupt enable and disable by EI and DI instructions or by a direct manipulation of SYM.0
- Interrupt-level enable/disable settings (IMR Register)
- Interrupt-level priority settings (IPR Register)
- Interrupt source enable/disable settings in the corresponding peripheral control registers





Figure 45 diagrams the functions of these combined interrupt processes.

Figure 45. Interrupt Function Diagram

**Note:** When writing the part of your application program that handles the processing of interrupts, be sure to include the necessary register file address (i.e., register pointer) information.

> Zilog Embedded in Life An DXYS Company 70

## 5.8. Peripheral Interrupt Control Registers

For each interrupt source there is one or more corresponding peripheral control registers that let you control the interrupt generated by that peripheral; see Table 14.

| Interrupt Source                                   | Interrupt Level | Register(s)        | Location(s) in Set1 | Bank  |
|----------------------------------------------------|-----------------|--------------------|---------------------|-------|
| Timer 0 match/capture or                           | IRQ0            | T0CON <sup>1</sup> | D2h                 | Bank0 |
| Timer 0 overflow                                   |                 | TODATA             | D1h                 |       |
| Timer 1 match/capture or                           | IRQ1            | T1CON <sup>1</sup> | FAh                 | Bank0 |
| Timer 1 overflow                                   |                 | T1DATAH, T1DATAL   | F8h, F9h            |       |
| Counter A                                          | IRQ2            | CACON              | F3h                 | Bank0 |
|                                                    |                 | CADATAH, CADATAL   | F4h, F5h            |       |
| Timer 2 match/capture or                           | IRQ3            | T2CON <sup>1</sup> | E8h                 | Bank1 |
| Timer 2 overflow                                   |                 | T2DATAH, T2DATAL   | E6h, E7h            |       |
| P0.7 external interrupt                            | IRQ7            | P0CONH             | E8h                 | Bank0 |
| P0.6 external interrupt                            |                 | POINT              | F1h                 |       |
| P0.5 external interrupt<br>P0.4 external interrupt |                 | POPND              | F2h                 |       |
| P0.3 external interrupt                            | IRQ6            | P0CONL             | E9h                 | Bank0 |
| P0.2 external interrupt                            |                 | POINT              | F1h                 |       |
| P0.1 external interrupt<br>P0.0 external interrupt |                 | POPND              | F2h                 |       |
| P2.7 external interrupt                            | IRQ5            | P2CONH             | ECh                 | Bank0 |
| P2.6 external interrupt                            |                 | P2INT              | E5h                 |       |
| P2.5 external interrupt<br>P2.4 external interrupt |                 | P2PND              | E6h                 |       |
| P2.3 external interrupt                            | IRQ4            | P2CONL             | EDh                 | Bank0 |
| P2.2 external interrupt                            |                 | P2INT              | E5h                 |       |
| P2.1 external interrupt<br>P2.0 external interrupt |                 | P2PND              | E6h                 |       |

#### Table 14. Vectored Interrupt Source Control and Data Registers

Note: Because the Timer 0, Timer 1, and Timer 2 overflow interrupts are cleared by hardware, the T0CON, T1CON and T2CON registers control only the enable/disable functions. The T0CON, T1CON and T2CON registers contain enable/disable and pending bits for the Timer 0, Timer 1, and Timer 2 match/capture interrupts, respective-ly. If an interrupt is unmasked (i.e., at an enable interrupt level) in the IMR Register, the pending bit and enable bit of the interrupt should be written after a DI instruction is executed.



## 5.9. System Mode Register

The System Mode (SYM) Register (DEh, Set1, Bank0) is used to globally enable and disable interrupt processing and to control fast interrupt processing; see Table 15.

A reset clears SYM.7, SYM.1 and SYM.0 to 0. The 3-bit value, SYM.4–SYM.2, is used for fast interrupt level selection and undetermined values after reset. SYM.6 and SYM5 are not used.

The instructions EI and DI enable and disable global interrupt processing, respectively, by modifying the bit 0 value of the SYM Register. An Enable Interrupts (EI) instruction must be included in the initialization routine, which follows a reset operation to enable interrupt processing. Although it is possible to manipulate SYM.0 directly to enable and disable interrupts during normal operation, Zilog recommends using the EI and DI instructions for this purpose.

#### Table 15. System Mode Register (SYM; Set1, Bank0)

| Bit     | 7   | 6   | 5 | 4   | 3   | 2   | 1   | 0   |  |
|---------|-----|-----|---|-----|-----|-----|-----|-----|--|
| Reset   | 0   | _   | _ | Х   | х   | х   | 0   | 0   |  |
| R/W     | R/W | _   | _ | R/W | R/W | R/W | R/W | R/W |  |
| Address |     | DEh |   |     |     |     |     |     |  |

Note: R = read only; R/W = read/write.

| Bit   | Description                                                                                                                                                                                             |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]   | <b>Tri-State External Interface Control Bit</b> <sup>1</sup><br>0: Normal operation. (Disable tri-state operation).<br>1: Set external interface lines to high impedance. (Enable tri-state operation). |
| [6:5] | <b>Reserved</b><br>These bits are reserved must be set to 00 <sup>2</sup> .                                                                                                                             |

Note:

1. Because an external interface is not implemented for the S3F80P9 MCU, SYM.7 must always be 0. When the Stop Mode is released, the Stop Control (STOPCON) Register value is cleared automatically.

2. Although the SYM Register is not used, SYM.5 should always be 0. If you accidentally write a 1 to this bit during normal operation, a system malfunction can occur.

3. Select only one interrupt level at a time for fast interrupt processing.

4. Setting SYM.1 to 1 enables fast interrupt processing for the interrupt level currently selected by SYM.2-SYM.4.

5. Following a reset, you must enable global interrupt processing by executing an El instruction (not by writing a 1 to SYM.0).



72

| Bit      | Description (Continued)                                                                                                                                                                   |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [4:2]    | Fast Interrupt Level Selection Bits <sup>3</sup>                                                                                                                                          |
|          | 000: IRQ0.                                                                                                                                                                                |
|          | 001: IRQ1.                                                                                                                                                                                |
|          | 010: IRQ2.                                                                                                                                                                                |
|          | 011: IRQ3.                                                                                                                                                                                |
|          | 100: IRQ4.                                                                                                                                                                                |
|          | 101: IRQ5.                                                                                                                                                                                |
|          | 110: IRQ6.                                                                                                                                                                                |
|          | 111: IRQ7.                                                                                                                                                                                |
| [1]      | Fast Interrupt Enable Bit <sup>4</sup>                                                                                                                                                    |
|          | 0: Disable fast interrupt processing.                                                                                                                                                     |
|          | 1: Enable fast interrupt processing.                                                                                                                                                      |
| [0]      | Global Interrupt Enable Bit <sup>5</sup>                                                                                                                                                  |
|          | 0: Disable global interrupt processing.                                                                                                                                                   |
|          | 1: Enable global interrupt processing.                                                                                                                                                    |
| Note:    |                                                                                                                                                                                           |
|          | ause an external interface is not implemented for the S3F80P9 MCU, SYM.7 must always be 0. When the Mode is released, the Stop Control (STOPCON) Register value is cleared automatically. |
| 2. Altho | bugh the SYM Register is not used, SYM.5 should always be 0. If you accidentally write a 1 to this bit during nal operation, a system malfunction can occur.                              |
| 3. Sele  | ct only one interrupt level at a time for fast interrupt processing.                                                                                                                      |
| 4. Setti | ng SYM.1 to 1 enables fast interrupt processing for the interrupt level currently selected by SYM.2–SYM.4.                                                                                |

Following a reset, you must enable global interrupt processing by executing an El instruction (not by writing a 1 to SYM.0).

## 5.10. Interrupt Mask Register

The Interrupt Mask (IMR) Register (DDh, Set1, Bank0) is used to enable or disable interrupt processing for individual interrupt levels. After a reset, all IMR bit values are undetermined and must therefore be written to their required settings by the initialization routine.

Each IMR bit corresponds to a specific interrupt level: bit 1 to IRQ1, bit 2 to IRQ2, etc. When the IMR bit of an interrupt level is cleared to 0, interrupt processing for that level is disabled (i.e., masked). When a level's IMR bit is set to 1, interrupt processing for the level is enabled (i.e., not masked).



The IMR Register is mapped to register location DDh in set1and Bank0. Bit values can be read and written by instructions using the Register Addressing Mode. See Table 16.

| Bit          | 7                                               | 6          | 5                 | 4          | 3           | 2          | 1            | C    |
|--------------|-------------------------------------------------|------------|-------------------|------------|-------------|------------|--------------|------|
| Reset        | x                                               | x          | х                 | х          | х           | х          | х            | Х    |
| R/W          |                                                 |            |                   | R          | W           |            |              |      |
| Address      |                                                 |            |                   | DI         | Dh          |            |              |      |
| Note: R = re | ead only; R/W = re                              | ead/write. |                   |            |             |            |              |      |
| Bit          | Descriptio                                      | n          |                   |            |             |            |              |      |
| [7]          | Interrupt L<br>0: Disable<br>1: Enable (        | (Mask).    | Q7) Enable        | Bit; Exter | nal Interru | pts P0.7–P | 0.4          |      |
| [6]          | Interrupt L<br>0: Disable<br>1: Enable (        | (Mask).    | Q6) Enable        | Bit; Exter | nal Interru | pts P0.3–P | 0.0          |      |
| [5]          | Interrupt L<br>0: Disable<br>1: Enable          | (Mask).    | Q5) Enable        | Bit; Exter | nal Interru | pts P2.7–P | 2.4          |      |
| [4]          | <b>Interrupt L</b><br>0: Disable<br>1: Enable ( | (Mask).    | Q4) Enable        | Bit; Exter | nal Interru | pts P2.3–P | 2.0          |      |
| [3]          | <b>Interrupt L</b><br>0: Disable<br>1: Enable ( | (Mask).    | Q3) Enable        | Bit; Timer | 2 Match o   | r Overflow | ,            |      |
| [2]          | <b>Interrupt L</b><br>0: Disable<br>1: Enable ( | (Mask).    | Q2) Enable        | Bit; Coun  | er A or FR  | T match o  | r SPI Interr | upts |
| [1]          | <b>Interrupt L</b><br>0: Disable<br>1: Enable ( | (Mask).    | <b>ସ1) Enable</b> | Bit; Timer | 1 Match o   | r Overflow | ,            |      |
| [0]          | Interrupt L<br>0: Disable<br>1: Enable (        | (Mask).    | Q0) Enable        | Bit; Timer | 0 Match o   | r Overflow | ,            |      |

Table 16. Interrupt Mask Register (IMR; Set1, Bank0)



## 5.11. Interrupt Priority Register

The Interrupt Priority (IPR) Register (FFh, Set1, Bank0) is used to set the relative priorities of the interrupt levels used in the microcontroller's interrupt structure. After a reset, all IPR bit values are undetermined and must be written to their required settings by the initialization routine.

When more than one interrupt source is active, the source with the highest priority level is serviced first. If both sources belong to the same interrupt level, the source with the lowest vector address usually receives priority; this priority is fixed in hardware.

To support programming of the relative interrupt level priorities, interrupts are organized into groups and subgroups by the interrupt logic. These groups and subgroups are used only by IPR logic for the IPR Register priority definitions, as shown in Figure 46.

- Group A: IRQ0, IRQ1
- Group B: IRQ2, IRQ3, IRQ4
- Group C: IRQ5, IRQ6, IRQ7





In the Interrupt Priority Register, IPR.7, IPR.4 and IPR.1 control the relative priority of interrupt groups A, B, and C. For example, a setting of 001b for these bits would select the group relationship B > C > A; a setting of 101b would select the relationship C > B > A.

The functions of the other IPR bit settings are:

- IPR.5 controls the relative priorities of group C interrupts.
- Interrupt group B includes a subgroup to provide an additional priority relationship between for interrupt levels 2, 3, and 4. IPR.3 defines the possible subgroup B relationships. IPR.2 controls interrupt group B.



• IPR.0 controls the relative priority setting of IRQ0 and IRQ1 interrupts.

The contents of the Interrupt Priority Register are described in Table 17.

Table 17. Interrupt Priority Register (IPR; Set1, Bank0)

| Bit     | 7 | 6 | 5   | 4 | 3 | 2 | 1 | 0 |
|---------|---|---|-----|---|---|---|---|---|
| Reset   | х | х | х   | х | х | х | х | Х |
| R/W     |   |   | R/W |   |   |   |   |   |
| Address |   |   | FFh |   |   |   |   |   |

| Bit        | Description                                                                                                                                                                                                                       |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7, 4, 1]  | Priority Control Bits for Interrupt Groups A, B, and C000: Group priority undefined. $001: B > C > A.$ $010: A > B > C.$ $011: B > A > C.$ $101: C > A > B.$ $101: C > B > A.$ $110: A > C > B.$ $111: Group priority undefined.$ |
| [6]        | Interrupt Subgroup C Priority Control Bit<br>0: IRQ6 > IRQ7.<br>1: IRQ7 > IRQ6.                                                                                                                                                   |
| [5]        | Interrupt Group C Priority Control Bit<br>0: IRQ5 > (IRQ6, IRQ7).<br>1: (IRQ6, IRQ7) > IRQ5.                                                                                                                                      |
| [3]        | Interrupt Subgroup B Priority Control Bit*<br>0: IRQ3 > IRQ4.<br>1: IRQ4 > IRQ3.                                                                                                                                                  |
| [2]        | Interrupt Group B Priority Control Bit*<br>0: IRQ2 > (IRQ3, IRQ4).<br>1: (IRQ3, IRQ4) > IRQ2.                                                                                                                                     |
| [0]        | Interrupt Group A Priority Control Bit<br>0: IRQ0 > IRQ1.<br>1: IRQ1 > IRQ0.                                                                                                                                                      |
| Note: *The | S3F80P9 MCU interrupt structure uses eight levels: IRQ0–IRQ7.                                                                                                                                                                     |



## 5.12. Interrupt Request Register

Bit values in the Interrupt Request (IRQ) Register (DCh, Set1, Bank0) can be polled to monitor interrupt request status for all levels in the microcontroller's interrupt structure. Each bit corresponds to the interrupt level of the same number: bit 0 to IRQ0, bit 1 to IRQ1, etc. A 0 indicates that no interrupt request is currently being issued for that level; a 1 indicates that an interrupt request is generated for that level.

IRQ bit values are read-only addressable using Register Addressing Mode. The contents of the IRQ Register can be read (i.e., tested) at any time using bit or byte addressing to determine the current interrupt request status of specific interrupt levels. After a reset, all IRQ status bits are cleared to 0.

IRQ Register values can be polled even if a DI instruction has been executed (i.e., if global interrupt processing is disabled). If an interrupt occurs while the interrupt structure is disabled, the CPU will not service it. However, the interrupt request can still be detected by polling the IRO Register. In this way, the events that occur while the interrupt structure is globally disabled can be determined.

The contents of the Interrupt Request Register are described in Table 18.

| Bit     | 7 | 6 | 5   | 4 | 3 | 2 | 1 | 0 |
|---------|---|---|-----|---|---|---|---|---|
| Reset   | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0 |
| R/W     |   |   | R   |   |   |   |   |   |
| Address |   |   | DCh |   |   |   |   |   |

#### Table 18. Interrupt Request Register (IPQ; Set1, Bank0)

Note: R = read only; R/W = read/write.

| Bit | Description                                                                                         |
|-----|-----------------------------------------------------------------------------------------------------|
| [7] | Level 7 (IRQ7) Request Pending Bit; External Interrupts P0.7–P0.4<br>0: Not pending.<br>1: Pending. |
| [6] | Level 6 (IRQ6) Request Pending Bit; External Interrupts P0.3–P0.0<br>0: Not pending.<br>1: Pending. |
| [5] | Level 5 (IRQ5) Request Pending Bit; External Interrupts P2.7–P2.4<br>0: Not pending.<br>1: Pending. |
| [4] | Level 4 (IRQ4) Request Pending Bit; External Interrupts P2.3–P2.0<br>0: Not pending.<br>1: Pending. |



| Bit | Description (Continued)                                                                                        |
|-----|----------------------------------------------------------------------------------------------------------------|
| [3] | Level 3 (IRQ3) Request Pending Bit; Timer 2 Match/Capture or Overflow<br>0: Not pending.<br>1: Pending.        |
| [2] | Level 2 (IRQ2) Request Pending Bit; Counter A or FRT match or SPI Interrupts<br>0: Not pending.<br>1: Pending. |
| [1] | Level 1 (IRQ1) Request Pending Bit; Timer 1 Match/Capture or Overflow<br>0: Not pending.<br>1: Pending.        |
| [0] | Level 0 (IRQ0) Request Pending Bit; Timer 0 Match/Capture or Overflow<br>0: Not pending.<br>1: Pending.        |

## 5.13. Interrupt Pending Function Types

There are two types of interrupt pending bits: One type is automatically cleared by hardware after the interrupt service routine is acknowledged and executed; the other type must be cleared by the interrupt service routine.

### 5.13.0.1. Pending Bits Cleared Automatically by Hardware

For interrupt pending bits that are cleared automatically by hardware, interrupt logic sets the corresponding pending bit to 1 when a request occurs. It then issues an IRQ pulse to inform the CPU that an interrupt is waiting to be serviced. The CPU acknowledges the interrupt source by sending an IACK, executes the service routine, and clears the pending bit to 0. This type of pending bit is not mapped and cannot, therefore, be read or written by application software.

In the S3F80P9 MCU's interrupt structure, the Timer 0 overflow interrupt (IRQ0), the Timer 1 overflow interrupt (IRQ1), the Timer 2 overflow interrupt (IRQ3), and the Counter A interrupt (IRQ2) belong to this category of interrupts in which a pending condition is cleared automatically by hardware.

### 5.13.0.2. Pending Bits Cleared by the Service Routine

The second type of pending bit must be cleared by program software. The service routine must clear the appropriate pending bit before a return-from-interrupt subroutine (IRET) occurs. To clear the appropriate pending bit, a 0 must be written to the corresponding pending bit location in the source's mode or control register.

In the S3F80P9 interrupt structure, pending conditions for all interrupt sources except the Timer 0 overflow interrupt, the Timer 1 overflow interrupt, the Timer 2 overflow interrupt and the Counter A borrow interrupt, must be cleared by the interrupt service routine.





## 5.14. Interrupt Source Polling Sequence

Interrupt request polling and servicing occurs via the following sequence:

- 1. A source generates an interrupt request by setting the interrupt request bit to 1.
- 2. The CPU polling procedure identifies a pending condition for that source.
- 3. The CPU checks the interrupt level of source.
- 4. The CPU generates an interrupt acknowledge signal.
- 5. Interrupt logic determines the interrupt's vector address.
- 6. The service routine starts and the source's pending bit is cleared to 0 (i.e., by hardware or by software).
- 7. The CPU continues polling for interrupt requests.

### 5.15. Interrupt Service Routines

Before an interrupt request can be serviced, the following conditions must be met:

- Interrupt processing must be globally enabled (EI, SYM.0 = 1)
- The interrupt level must be enabled (i.e., the IMR Register must be unmasked)
- The interrupt level must contain the highest priority if more than one level is currently requesting service
- The interrupt must be enabled at the interrupt's source (i.e, the peripheral control register)

If all of the above conditions are met, the interrupt request is acknowledged at the end of the instruction cycle. The CPU then initiates an interrupt machine cycle that completes the following processing sequence:

- 1. Reset (i.e., clear to 0) the interrupt enable bit in the SYM Register (SYM.0) to disable all subsequent interrupts.
- 2. Save the program counter (PC) and status flags to the system stack.
- 3. Branch to the interrupt vector to fetch the address of the service routine.
- 4. Pass control to the interrupt service routine.

When the interrupt service routine is completed, the CPU issues an Interrupt Return (IRET). The IRET restores the PC and status flags and sets SYM.0 to 1, allowing the CPU to process the next interrupt request.





## 5.16. Generating Interrupt Vector Addresses

The interrupt vector area in ROM (with the exception of Smart Option ROM cells 003Ch, 003Dh, 003Eh, and 003Fh) contains the addresses of interrupt service routines that correspond to each level in the interrupt structure.

Vectored interrupt processing follows this sequence:

- 1. Push the program counter's low-byte value to the stack.
- 2. Push the program counter's high-byte value to the stack.
- 3. Push the Flags Register values to the stack.
- 4. Fetch the service routine's high-byte address from the vector location.
- 5. Fetch the service routine's low-byte address from the vector location.
- 6. Branch to the service routine specified by the concatenated 16-bit vector address.

• Note: A 16-bit vector address always begins at an even-numbered ROM address within the range 00h-FFh.

### 5.17. Nesting of Vectored Interrupts

It is possible to nest a higher-priority interrupt request while a lower-priority request is being serviced.

To nest a higher-priority interrupt request, follow these steps:

- 1. Push the current 8-bit Interrupt Mask (IMR) Register value to the stack (PUSH IMR).
- 2. Load the IMR Register with a new mask value that enables only the higher priority interrupt.
- 3. Execute an EI instruction to enable interrupt processing; a higher priority interrupt will be processed if the EI instruction occurs.
- 4. When the lower-priority interrupt service routine ends, restore the IMR to its original value by returning the previous mask value from the stack (POP IMR).
- 5. Execute an IRET.

Depending on the application, simplify the above procedure to some extent.



## 5.18. Instruction Pointer

The Instruction Pointer (IP) is used by all S3F8 Series microcontrollers to control the optional high-speed interrupt processing feature called *fast interrupts*. The IP consists of register pair IPH (DAh Set1, Bank0) and IPL (DBh Set1, Bank0). The IP Register names are IPH (high byte, IP15–IP8) and IPL (low byte, IP7–IP0).

The contents of the Instruction Pointer High Byte (IPH) Register are described in Table 19.

| Bit     | 7 | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|---|-----|---|---|---|---|---|---|
| Reset   | х | Х   | х | х | х | х | х | Х |
| R/W     |   | R/W |   |   |   |   |   |   |
| Address |   | DAh |   |   |   |   |   |   |

#### Table 19. Instruction Pointer High Byte (IPH; Set1, Bank0)

| Bit   | Description                                                                                                                        |
|-------|------------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | Instruction Pointer Address High Byte<br>The high-byte instruction pointer value is the upper eight bits of the 16-bit instruction |
|       | pointer address (IP15–IP8). The lower byte of the IP address is located in the IPL Register (DBh).                                 |

The contents of the Instruction Pointer Low Byte (IPL) Register are described in Table 20.

| Bit     | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|---------|---|-----|-----|---|---|---|---|---|
| Reset   | х | х   | х   | х | х | х | х | х |
| R/W     |   |     | R/W |   |   |   |   |   |
| Address |   | DBh |     |   |   |   |   |   |

Table 20. Instruction Pointer Low Byte (IPL; Set1, Bank0)

| Bit   | Description                                                                                                                                                                                                                              |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | Instruction Pointer Address Low Byte<br>The low-byte instruction pointer value is the lower eight bits of the 16-bit instruction<br>pointer address (IP7–IP0).<br>The upper byte of the IP address is located in the IPH Register (DAh). |



## 5.19. Fast Interrupt Processing

This feature lets you specify that an interrupt within an assigned interrupt level be completed in approximately six clock cycles instead of the usual 22 clock cycles. To select a specific interrupt level for fast interrupt processing, you write the appropriate 3-bit value to SYM.4–SYM.2. Next, to enable fast interrupt processing for the selected level, set SYM.1 to 1.

Two other system registers support fast interrupts processing:

- The instruction pointer (IP) contains the starting address of the service routine (and is later used to swap the program counter values)
- When a fast interrupt occurs, the contents of the Flags Register are stored in an unmapped, dedicated register called *Flags'* (a.k.a. Flags prime)

**Note:** For the S3F80P9 microcontroller, the service routine for any one of the eight interrupt levels: IRQ0–IRQ7, can be selected for fast interrupt processing.

### 5.19.1. Procedure for Initiating Fast Interrupts

To initiate fast interrupt processing, follow these steps:

- 1. Load the start address of the service routine into the instruction pointer (IP).
- 2. Load the interrupt level number (IRQn) into the fast interrupt selection field (SYM.4–SYM.2).
- 3. Write a 1 to the fast interrupt enable bit in the SYM Register.

### 5.19.2. Fast Interrupt Service Routine

When an interrupt occurs in the level selected for fast interrupt processing, the following sequence of events occur:

- 1. The contents of the instruction pointer and the PC are swapped.
- 2. The Flags Register values are written to the Flags' (i.e., Flags prime) Register.
- 3. The fast interrupt status bit in the Flags Register is set.
- 4. The interrupt is serviced.
- 5. Assuming that the fast interrupt status bit is set, when the fast interrupt service routine ends, the instruction pointer and PC values are swapped back.
- 6. The content of Flags' (i.e., Flags prime) is copied automatically back to the Flags Register.



7. The fast interrupt status bit in FLAGS is cleared automatically.

## 5.19.3. Programming Guidelines

The only way to enable/disable a fast interrupt is to set/clear the fast interrupt enable bit in the SYM Register, SYM.1. Executing an EI or DI instruction globally enables or disables all interrupt processing, including fast interrupts. If fast interrupts are being used, load the IP with a new start address when the fast interrupt service routine ends.



# **Chapter 6. CPU Instructions**

The SAM8 instruction set, which comprises 78 instructions, is specifically designed to support the large register files that are typical of most SAM8 microcontrollers.

The powerful data manipulation capabilities and features of the instruction set include:

- A full complement of 8-bit arithmetic and logic operations, including multiply and divide
- No special I/O instructions (I/O control/data registers are mapped directly into the register file)
- Decimal adjustment included in binary-coded decimal (BCD) operations
- 16-bit (word) data can be incremented and decremented
- Flexible instructions for bit addressing, rotate and shift operations

## 6.1. Data Types

The SAM8 CPU performs operations on bits, bytes, BCD digits, and two-byte words. Bits in the register file can be set, cleared, complemented and tested. Bits within a byte are numbered from 7 to 0, in which bit 0 is the least significant (i.e., right-most) bit.

## 6.2. Register Addressing

To access an individual register, an 8-bit address in the range 0–255 or the 4-bit address of a working register is specified. Paired registers can be used to construct 16-bit data or 16-bit program memory or data memory addresses. To learn more about register addressing, see the <u>Address Space</u> chapter on page 16.

## 6.3. Addressing Modes

There are seven explicit addressing modes: Register (R), Indirect Register (IR), Indexed (X), Direct (DA), Relative (RA), Immediate (IM) and Indirect (IA). To learn more about these addressing modes, see the <u>Addressing Modes</u> chapter on page 43.



## 6.4. Instruction Summary

All instructions are summarized by type, operand and description in Table 21.

| Table 21. Instruction | Summary |
|-----------------------|---------|
|-----------------------|---------|

| Mnemonic                | Operands | Description                                 |
|-------------------------|----------|---------------------------------------------|
| Load Instructions       |          |                                             |
| CLR                     | dst      | Clear                                       |
| LD                      | dst, src | Load                                        |
| LDB                     | dst, src | Load bit                                    |
| LDE                     | dst, src | Load external data memory                   |
| LDC                     | dst, src | Load program memory                         |
| LDED                    | dst, src | Load external data memory and decrement     |
| LDCD                    | dst, src | Load program memory and decrement           |
| LDEI                    | dst, src | Load external data memory and increment     |
| LDCI                    | dst, src | Load program memory and increment           |
| LDEPD                   | dst, src | Load external data memory with predecrement |
| LDCPD                   | dst, src | Load program memory with predecrement       |
| LDEPI                   | dst, src | Load external data memory with preincrement |
| LDCPI                   | dst, src | Load program memory with preincrement       |
| LDW                     | dst, src | Load word                                   |
| POP                     | dst      | Pop from stack                              |
| POPUD                   | dst, src | Pop user stack (decrementing)               |
| POPUI                   | dst, src | Pop user stack (incrementing)               |
| PUSH                    | src      | Push to stack                               |
| PUSHUD                  | dst, src | Push user stack (decrementing)              |
| PUSHUI                  | dst, src | Push user stack (incrementing)              |
| Arithmetic Instructions |          |                                             |
| ADC                     | dst, src | Add with carry                              |
| ADD                     | dst, src | Add                                         |
| СР                      | dst, src | Compare                                     |
| DA                      | dst      | Decimal adjust                              |
| DEC                     | dst      | Decrement                                   |
| DECW                    | dst      | Decrement word                              |
| DIV                     | dst, src | Divide                                      |
| INC                     | dst      | Increment                                   |
|                         |          |                                             |



85

#### Table 21. Instruction Summary (Continued)

| Mnemonic                      | Operands | Description                             |  |
|-------------------------------|----------|-----------------------------------------|--|
| INCW                          | dst      | Increment word                          |  |
| MULT                          | dst, src | Multiply                                |  |
| SBC                           | dst, src | Subtract with carry                     |  |
| SUB                           | dst, src | Subtract                                |  |
| Logic Instructions            |          |                                         |  |
| AND                           | dst, src | Logical AND                             |  |
| СОМ                           | dst      | Complement                              |  |
| OR                            | dst, src | Logical OR                              |  |
| XOR                           | dst, src | Logical exclusive OR                    |  |
| Program Control Instruction   |          |                                         |  |
| BTJRF                         | dst, src | Bit test and jump relative on false     |  |
| BTJRT                         | dst, src | Bit test and jump relative on true      |  |
| CALL                          | dst      | Call procedure                          |  |
| CPIJE                         | dst, src | Compare, increment and jump on equal    |  |
| CPIJNE                        | dst, src | Compare, increment and jump on nonequal |  |
| DJNZ                          | r, dst   | Decrement register and jump on nonzero  |  |
| ENTER                         | _        | Enter                                   |  |
| EXIT                          | -        | Exit                                    |  |
| IRET                          | _        | Interrupt return                        |  |
| JP                            | cc, dst  | Jump on condition code                  |  |
| JP                            | dst      | Jump unconditional                      |  |
| JR                            | cc, dst  | Jump relative on condition code         |  |
| NEXT                          | _        | Next                                    |  |
| RET                           | -        | Return                                  |  |
| WFI                           | -        | Wait for interrupt                      |  |
| Bit Manipulation Instructions |          |                                         |  |
| BAND                          | dst, src | Bit AND                                 |  |
| BCP                           | dst, src | Bit compare                             |  |
| BITC                          | dst      | Bit Complement                          |  |
| BITR                          | dst      | Bit reset                               |  |
| BITS                          | dst      | Bit set                                 |  |
| BOR                           | dst, src | Bit OR                                  |  |
| BXOR                          | dst, src | Bit XOR                                 |  |
|                               |          |                                         |  |



86

| Mnemonic                      | Operands | Description                |
|-------------------------------|----------|----------------------------|
| ТСМ                           | dst, src | Test complement under mask |
| ТМ                            | dst, src | Test under mask            |
| Rotate and Shift Instructions |          |                            |
| RL                            | dst      | Rotate left                |
| RLC                           | dst      | Rotate left through carry  |
| RR                            | dst      | Rotate right               |
| RRC                           | dst      | Rotate right through carry |
| SRA                           | dst      | Shift right arithmetic     |
| SWAP                          | dst      | Swap nibbles               |
| CPU Control Instructions      |          |                            |
| CCF                           | _        | Complement carry flag      |
| DI                            | _        | Disable interrupts         |
| EI                            | _        | Enable interrupts          |
| IDLE                          | _        | Enter Idle Mode            |
| NOP                           | _        | No operation               |
| RCF                           | _        | Reset carry flag           |
| SB0                           | _        | Set Bank0                  |
| SB1                           | _        | Set Bank1                  |
| SCF                           | _        | Set carry flag             |
| SRP                           | src      | Set register pointers      |
| SRP0                          | src      | Set register pointer 0     |
| SRP1                          | src      | Set register pointer 1     |
| STOP                          | _        | Enter Stop Mode            |

#### Table 21. Instruction Summary (Continued)

## 6.5. Flags Register

The Flags (FLAGS) Register contains eight bits that describe the current status of CPU operations. Four of these bits, FLAGS.7–FLAGS.4, can be tested and used with conditional jump instructions; two others FLAGS.3 and FLAGS.2 are used for BCD arithmetic.

The Flags Register also contains a bit to indicate the status of fast interrupt processing (FLAGS.1) and a bank address status bit (FLAGS.0) to indicate whether Bank0 or Bank1 is currently being addressed. Flags Register can be set or reset by instructions as long as its outcome does not affect the flags, such as the Load instruction.

Zilog Embedded in Life An DXYS Company 87

Logical and Arithmetic instructions such as, AND, OR, XOR, ADD and SUB can affect the Flags Register. For example, the AND instruction updates the Zero, Sign and Overflow flags based on the outcome of the AND instruction. If the AND instruction uses the Flags Register as the destination, then simultaneously, two write will occur to the Flags Register producing an unpredictable result.

The contents of the Flags Register are described in Table 22.

#### Table 22. System Flags Register (FLAGS; Set1, Bank0)

| Bit         | 7   | 6   | 5   | 4   | 3   | 2   | 1 | 0   |
|-------------|-----|-----|-----|-----|-----|-----|---|-----|
| Reset       | Х   | х   | х   | х   | х   | Х   | 0 | 0   |
| R/W         | R/W | R/W | R/W | R/W | R/W | R/W | R | R/W |
| Address D5h |     |     |     |     |     |     |   |     |

Note: R = read only; R/W = read/write.

| Bit | Description                                                                                                                                                                                     |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7] | <b>Carry Flag Bit (C)</b><br>0: Operation does not generate a carry or borrow condition.<br>1: Operation generates a carry-out or borrow into high-order bit 7.                                 |
| [6] | <b>Zero Flag Bit (Z)</b><br>0: Operation result is a nonzero value.<br>1: Operation result is zero.                                                                                             |
| [5] | <b>Sign Flag Bit (S)</b><br>0: Operation generates a positive number (MSB = 0).<br>1: Operation generates a negative number (MSB = 1).                                                          |
| [4] | Overflow Flag Bit (V)<br>0: Operation result is $\leq$ +127 or -128.<br>1: Operation result is > +127 or < -128.                                                                                |
| [3] | <b>Decimal Adjust Flag Bit (D)</b><br>0: Add operation completed.<br>1: Subtraction operation completed.                                                                                        |
| [2] | Half-Carry Flag Bit (H)<br>0: No carry-out of bit 3 or no borrow into bit 3 by addition or subtraction.<br>1: Addition generated carry-out of bit 3 or subtraction generated borrow into bit 3. |
| [1] | Fast Interrupt Status Flag Bit (FIS)<br>0: Interrupt return (IRET) in progress when read.<br>1: Fast interrupt service routine in progress when read.                                           |
| [0] | Bank Address Selection Flag Bit (BA)<br>0: Bank0 is selected.<br>1: Bank1 is selected.                                                                                                          |





88

Table 23 describes each of the flags managed by the Flags Register.

#### Table 23. Flags

| Flag | Description                                                                                                                                                                                                                                                                                                                                                                   |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С    | <b>Carry Flag (FLAGS.7)</b><br>The C flag is set to 1 if the result from an arithmetic operation generates a carry-out from or a borrow to the bit 7 position (MSB). After rotate and shift operations, it contains the most recent value shifted out of the specified register. Program instructions can set, clear, or complement the carry flag.                           |
| Z    | <b>Zero Flag (FLAGS.6)</b><br>For arithmetic and logic operations, the Z flag is set to 1 if the result of the operation is zero. For operations that test register bits, and for shift and rotate operations, the Z flag is set to 1 if the result is logic 0.                                                                                                               |
| S    | <b>Sign Flag (FLAGS.5)</b><br>Following arithmetic, logic, rotate, or shift operations, the sign bit identifies the state of the MSB of the result. A logic 0 indicates a positive number and a logic 1 indicates a negative number.                                                                                                                                          |
| V    | <b>Overflow Flag (FLAGS.4)</b><br>The V flag is set to 1 when the result of a two's-complement operation is greater than +127 or less than –128. It is also cleared to 0 following logic operations.                                                                                                                                                                          |
| D    | <b>Decimal Adjust Flag (FLAGS.3)</b><br>The DA bit is used to specify what type of instruction is executed at the end during BCD operations so that a subsequent decimal adjust operation can execute correctly. The DA bit is not usually accessed by programmers, and cannot be used as a test condition.                                                                   |
| Η    | Half-Carry Flag (FLAGS.2)<br>The H bit is set to 1 whenever an addition generates a carry-out of bit 3, or when a subtraction<br>borrows out of bit 4. It is used by the Decimal Adjust (DA) instruction to convert the binary result of<br>a previous addition or subtraction into the correct decimal (BCD) result. The H flag is seldom<br>accessed directly by a program. |
| FIS  | <b>Fast Interrupt Status Flag (FLAGS.1)</b><br>The FIS bit is set during a fast interrupt cycle and reset during the IRET following interrupt servicing. When this flag is set, it inhibits all interrupts and allows the fast interrupt return to be executed when the IRET instruction is executed.                                                                         |
| BA   | Bank Address Flag (FLAGS.0)<br>The BA flag indicates which register bank in the Set1 area of the internal register file is currently<br>selected, Bank0 or Bank1. The BA flag is cleared to 0 (select Bank0) when you execute the SB0<br>instruction and is set to 1 (select Bank1) when you execute the SB1 instruction.                                                     |



## 6.6. Instruction Set Notation

Table 24 lists the conventions used for each of the flags managed by the Instruction Set. Symbols for the Instruction Set are listed in Table 25; conditions for these symbols are shown in Table 26.

| Flag | Description                            |
|------|----------------------------------------|
| С    | Carry flag.                            |
| Z    | Zero flag.                             |
| S    | Sign flag.                             |
| V    | Overflow flag.                         |
| D    | Decimal-adjust flag.                   |
| Н    | Half-carry flag.                       |
| 0    | Cleared to logic 0.                    |
| 1    | Set to logic 1.                        |
| *    | Set to cleared according to operation. |
| -    | Value is unaffected.                   |
| x    | Value is undefined.                    |

#### Table 24. Flag Notation Conventions

#### Table 25. Instruction Set Symbols

|        | <b>–</b> • •                                  |
|--------|-----------------------------------------------|
| Symbol | Description                                   |
| dst    | Destination operand.                          |
| src    | Source operand.                               |
| @      | Indirect register address prefix.             |
| PC     | Program counter.                              |
| IP     | Instruction pointer.                          |
| FLAGS  | Flags Register (D5h).                         |
| RP     | Register pointer.                             |
| #      | Immediate operand or register address prefix. |
| Н      | Hexadecimal number suffix.                    |
| D      | Decimal number suffix.                        |
| В      | Binary number suffix.                         |
| орс    | Op code.                                      |
|        |                                               |



| Notation | Description                                              | Actual Operand Range                                                                                                   |
|----------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| СС       | Condition code                                           | See list of condition codes in <u>Table 29</u> on page 93                                                              |
| r        | Working register only                                    | Rn (n= 0–15)                                                                                                           |
| rb       | Bit (b) of working register                              | Rn.b (n = 0–15, b = 0–7)                                                                                               |
| r0       | Bit 0 (LSB) of working register                          | Rn (n = 0–15)                                                                                                          |
| rr       | Working register pair                                    | RRp (p = 0, 2, 4,, 14)                                                                                                 |
| R        | Register or working register                             | reg or Rn (reg = 0–255, n = 0–15)                                                                                      |
| Rb       | Bit (b) of register or working register                  | reg.b (reg = 0–255, b = 0–7)                                                                                           |
| RR       | Register pair or working register pair                   | reg or RRp (reg = $0-254$ , even number only, in which p = $0, 2,, 14$ )                                               |
| IA       | Indirect Addressing Mode                                 | addr (addr = 0-254, even number only)                                                                                  |
| lr       | Indirect working register only                           | @Rn (n = 0–15)                                                                                                         |
| IR       | Indirect register or indirect working register           | @Rn or @reg (reg = 0–255, n = 0–15)                                                                                    |
| Irr      | Indirect working register pair only                      | @RRp (p = 0, 2,, 14)                                                                                                   |
| IRR      | Indirect register pair or indirect working register pair | @RRp or @reg (reg = 0–254, even only, in which p = 0, 2,, 14)                                                          |
| Х        | Indexed Addressing Mode                                  | #reg [Rn] (reg = 0–255, n = 0–15)                                                                                      |
| XS       | Indexed (Short Offset) Addressing<br>Mode                | #addr [RRp] (addr = range –128 to +127, in which p = 0, 2,, 14)                                                        |
| xl       | Indexed (Long Offset) Addressing Mode                    | #addr [RRp] (addr = range 0–65535, in which p = 0, 2,, 14)                                                             |
| da       | Direct Addressing Mode                                   | addr (addr = range 0–65535)                                                                                            |
| ra       | Relative Addressing Mode                                 | addr (addr = number in the range +127 to -128<br>that is an offset relative to the address of the next<br>instruction) |
| im       | Immediate Addressing Mode                                | #data (data = 0–255)                                                                                                   |
| iml      | Immediate (Long) Addressing Mode                         | #data (data = range 0–65535)                                                                                           |
|          |                                                          |                                                                                                                        |

#### Table 26. Instruction Notation Conventions





# Chapter 7. Op Code Maps

Tables 27 and 28 provide quick reference op code maps to addresses 0–7 and 8–F, respectively.

| Op Code Map<br>Lower Nibble (Hex) |   |             |               |                      |                   |                 |                  |                 |                    |
|-----------------------------------|---|-------------|---------------|----------------------|-------------------|-----------------|------------------|-----------------|--------------------|
|                                   |   |             |               |                      |                   |                 |                  |                 |                    |
| U                                 | 0 | DEC<br>R1   | DEC<br>IR1    | ADD<br>r1, r2        | ADD<br>r1, lr2    | ADD<br>R2, R1   | ADD<br>IR2, R1   | ADD<br>R1, IM   | BOR<br>r0–Rb       |
| Ρ                                 | 1 | RLC<br>R1   | RLC<br>IR1    | ADC<br>r1, r2        | ADC<br>r1, Ir2    | ADC<br>R2, R1   | ADC<br>IR2, R1   | ADC<br>R1, IM   | BCP<br>r1.b, R2    |
| Ρ                                 | 2 | INC<br>R1   | INC<br>IR1    | SUB<br>r1, r2        | SUB<br>r1, Ir2    | SUB<br>R2, R1   | SUB<br>IR2, R1   | SUB<br>R1, IM   | BXOR<br>r0–Rb      |
| Е                                 | 3 | JP<br>IRR1  | SRP/0/1<br>IM | SBC<br>r1, r2        | SBC<br>r1, Ir2    | SBC<br>R2, R1   | SBC<br>IR2, R1   | SBC<br>R1, IM   | BTJR<br>r2.b, RA   |
| R                                 | 4 | DA<br>R1    | DA<br>IR1     | OR<br>r1, r2         | OR<br>r1, lr2     | OR<br>R2, R1    | OR<br>IR2, R1    | OR<br>R1, IM    | LDB<br>r0–Rb       |
|                                   | 5 | POP<br>R1   | POP<br>IR1    | AND<br>r1, r2        | AND<br>r1, Ir2    | AND<br>R2, R1   | AND<br>IR2, R1   | AND<br>R1, IM   | BITC<br>r1.b       |
| Ν                                 | 6 | COM<br>R1   | COM<br>IR1    | TCM<br>r1, r2        | TCM<br>r1, Ir2    | TCM<br>R2, R1   | TCM<br>IR2, R1   | TCM<br>R1, IM   | BAND<br>r0–Rb      |
| Ι                                 | 7 | PUSH<br>R2  | PUSH<br>IR2   | TM<br>r1, r2         | TM<br>r1, Ir2     | TM<br>R2, R1    | TM<br>IR2, R1    | TM<br>R1, IM    | BIT<br>r1.b        |
| В                                 | 8 | DECW<br>RR1 | DECW<br>IR1   | PUSHUD<br>IR1, R2    | PUSHUI<br>IR1, R2 | MULT<br>R2, RR1 | MULT<br>IR2, RR1 | MULT<br>IM, RR1 | LD<br>r1, x, r2    |
| В                                 | 9 | RL<br>R1    | RL<br>IR1     | POPUD<br>IR2, R1     | POPUI<br>IR2, R1  | DIV<br>R2, RR1  | DIV<br>IR2, RR1  | DIV<br>IM, RR1  | LD<br>r2, x, r1    |
| L                                 | A | INCW<br>RR1 | INCW<br>IR1   | CP<br>r1, r2         | CP<br>r1, Ir2     | CP<br>R2, R1    | CP<br>IR2, R1    | CP<br>R1, IM    | LDC<br>r1, lrr2, x |
| Е                                 | В | CLR<br>R1   | CLR<br>IR1    | XOR<br>r1, r2        | XOR<br>r1, lr2    | XOR<br>R2, R1   | XOR<br>IR2, R1   | XOR<br>R1, IM   | LDC<br>r2, Irr2, x |
|                                   | С | RRC<br>R1   | RRC<br>IR1    | CPIJE<br>Ir, r2, RA  | LDC<br>r1, Irr2   | LDW<br>RR2, RR1 | LDW<br>IR2, RR1  | LDW<br>RR1, IML | LD<br>r1, lr2      |
| Н                                 | D | SRA<br>R1   | SRA<br>IR1    | CPIJNE<br>Ir, r2, RA | LDC<br>r2, Irr1   | CALL<br>IA1     |                  | LD<br>IR1, IM   | LD<br>Ir1, r2      |
| Е                                 | E | RR<br>R1    | RR<br>IR1     | LDCD<br>r1, Irr2     | LDCI<br>r1, Irr2  | LD<br>R2, R1    | LD<br>R2, IR1    | LD<br>R1, IM    | LDC<br>r1, Irr2, x |
| Х                                 | F | SWAP<br>R1  | SWAP<br>IR1   | LDCPD<br>r2, Irr1    | LDCPI<br>r2, Irr1 | CALL<br>IRR1    | LD<br>IR2, R1    | CALL<br>DA1     | LDC<br>r2, Irr1, x |

#### Table 27. Op Code Quick Reference (0–7)



92

| Op Code Map |   |              |              |                |              |              |              |              |       |
|-------------|---|--------------|--------------|----------------|--------------|--------------|--------------|--------------|-------|
|             |   |              |              | Lower          | Nibble (Hex  | x)           |              |              |       |
|             |   | 8            | 9            | Α              | В            | С            | D            | Е            | F     |
| U           | 0 | LD<br>r1,R2  | LD<br>r2,R1  | DJNZ<br>r1,RA  | JR<br>cc, RA | LD<br>r1,IM  | JP<br>cc, DA | INC<br>r1    | NEXT  |
| Ρ           | 1 | $\downarrow$ | $\downarrow$ | $\downarrow$   | Ļ            | $\downarrow$ | $\downarrow$ | $\downarrow$ | ENTER |
| Ρ           | 2 |              |              |                |              |              |              |              | EXIT  |
| Е           | 3 |              |              |                |              |              |              |              | WFI   |
| R           | 4 |              |              |                |              |              |              |              | SB0   |
|             | 5 |              |              |                |              |              |              |              | SB1   |
| Ν           | 6 |              |              |                |              |              |              |              | IDLE  |
| I           | 7 | $\downarrow$ | Ļ            | $\downarrow$   | Ļ            | Ļ            | $\downarrow$ | Ļ            | STOP  |
| В           | 8 |              |              |                |              |              |              |              | DI    |
| В           | 9 |              |              |                |              |              |              |              | EI    |
| L           | А |              |              |                |              |              |              |              | RET   |
| Е           | В |              |              |                |              |              |              |              | IRET  |
|             | С |              |              |                |              |              |              |              | RCF   |
| Н           | D | $\downarrow$ | $\downarrow$ | $\downarrow$   | $\downarrow$ | Ļ            | $\downarrow$ | Ļ            | SCF   |
| E           | Е |              |              |                |              |              |              |              | CCF   |
| Х           | F | LD<br>r1, 2  | LD<br>r2, R1 | DJNZ<br>r1, RA | JR<br>cc, RA | LD<br>r1, IM | JP<br>cc, DA | INC<br>r1    | NOP   |

#### Table 28. Op Code Quick Reference (8–F)

## 7.1. Condition Codes

The op code of a conditional jump always contains a 4-bit field called the *condition code* (cc), which specifies under which conditions it is to execute the jump. For example, a conditional jump with a condition code of Equal after a compare operation only jumps if the



two operands are equal. The carry (C), zero (Z), sign (S) and overflow (V) flags are used to control the operation of conditional jump instructions.

These condition codes are listed in Table 29.

#### Table 29. Condition Codes

| Mnemonic | Binary                  | Description                    | Flags Set             |
|----------|-------------------------|--------------------------------|-----------------------|
| F        | 0000                    | Always false                   | _                     |
| Т        | 1000                    | Always true                    | _                     |
| С        | 0111 <sup>1</sup>       | Carry                          | C = 1                 |
| NC       | 1111 <sup>1</sup>       | No carry                       | C = 0                 |
| Z        | 0110 <sup>1</sup>       | Zero                           | Z = 1                 |
| NZ       | 1110 <sup>1</sup>       | Not zero                       | Z = 0                 |
| PL       | 1101                    | Plus                           | S = 0                 |
| MI       | 0101                    | Minus                          | S = 1                 |
| OV       | 0100                    | Overflow                       | V = 1                 |
| NOV      | 1100                    | No overflow                    | V = 0                 |
| EQ       | 0110 <sup>1</sup>       | Equal                          | Z = 1                 |
| NE       | 1110 <sup>1</sup>       | Not equal                      | Z = 0                 |
| GE       | 1001                    | Greater than or equal          | (S XOR V) = 0         |
| LT       | 0001                    | Less than                      | (S XOR V) = 1         |
| GT       | 1010                    | Greater than                   | (Z OR (S XOR V)) = 0  |
| LE       | 0010                    | Less than or equal             | (Z OR (S XOR V)) = 1  |
| UGE      | 1111 <sup>1&amp;2</sup> | Unsigned greater than or equal | C = 0                 |
| ULT      | 0111 <sup>1&amp;2</sup> | Unsigned less than             | C = 1                 |
| UGT      | 1011 <sup>2</sup>       | Unsigned greater than          | (C = 0 AND Z = 0) = 1 |
| ULE      | 0011 <sup>2</sup>       | Unsigned less than or equal    | (C OR Z) = 1          |

Notes:

1. \* Indicates condition codes that are related to two different mnemonics but which test the same flag. For example, Z and EQ are both true if the zero flag (Z) is set; however, after an ADD instruction, Z would probably be used; after a CP instruction, however, EQ would probably be used.

2. For operations involving unsigned numbers, the special condition codes UGE, ULT, UGT, and ULE must be used.



# **Chapter 8. Instruction Set**

This section provides programming examples for each instruction in the SAM8 instruction set. The information is arranged in a consistent format for improved readability and for fast referencing.

The following information is included in each instruction description:

- Instruction name (mnemonic)
- Full instruction name
- Source/destination format of the instruction operand
- Shorthand notation of the instruction's operation
- Textual description of the instruction's effect
- Specific flag settings affected by the instruction
- The format of the instruction, its execution time, and addressing mode(s)
- Programming example(s) explaining how to use the instruction



### Add with Carry

Format

| ADC       | dst, src                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Operation | $dst \leftarrow dst + src + c$                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|           | The source operand, along with the setting of the carry flag, is added to the des-<br>tination operand and the sum is stored in the destination. The contents of the<br>source are unaffected. Two's complement addition is performed. In multiple<br>precision arithmetic, this instruction permits the carry from the addition of low-<br>order operands to be carried into the addition of high-order operands. |  |  |  |  |  |  |
| Flags     | <b>C</b> Set if there is a carry from the most significant bit of the result; cleared otherwise.                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
|           | <b>Z</b> Set if the result is 0; cleared otherwise.                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|           | <b>S</b> Set if the result is negative; cleared otherwise.                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
|           | <b>V</b> Set if arithmetic overflow occurs, i.e., if both operands are of the same sign and the result is of the opposite sign; cleared otherwise.                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|           | <b>D</b> Always cleared to 0.                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|           | <b>H</b> Set if there is a carry from the most significant bit of the low-order four bits of the result; cleared otherwise.                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |

|     |           |     | Bytes | Cycles | Op Code | Addres | s Mode |
|-----|-----------|-----|-------|--------|---------|--------|--------|
|     |           |     |       |        | (Hex)   | dst    | src    |
| орс | dst   src |     | 2     | 4      | 12      | r      | r      |
|     | . <u></u> |     |       | 6      | 13      | r      | lr     |
|     |           |     |       |        |         |        |        |
| орс | src       | dst | 3     | 6      | 14      | R      | R      |
| L   | 1         |     |       | 6      | 15      | R      | IR     |
|     |           |     |       |        |         |        |        |
| орс | dst       | src | 3     | 6      | 16      | R      | IM     |

**Example** Assume that R1 = 10h, R2 = 03h, C flag = 1, register 01h = 20h, register 02h = 03h, and register 03h = 0Ah.

| ADC | R1, R2   | $\rightarrow$ | R1 = 14h, R2 = 03h                     |
|-----|----------|---------------|----------------------------------------|
| ADC | R1, @R2  | $\rightarrow$ | R1 = 1Bh, R2 = 03h                     |
| ADC | 01h, 02h | $\rightarrow$ | Register 01h = 24h, register 02h = 03h |



| ADC | R1, R2    | $\rightarrow$ | R1 = 14h, R2 = 03h                     |
|-----|-----------|---------------|----------------------------------------|
| ADC | 01h, @02h | $\rightarrow$ | Register 01h = 2Bh, register 02h = 03h |
| ADC | 01h, #11h | $\rightarrow$ | Register 01h = 32h                     |

In the first example, destination register R1 contains the value 10h, the carry flag is 1, and the source working register R2 contains the value 03h. The *ADC R1*, *R2* statement adds 03h and the carry flag value (1) to the destination value 10h, leaving 14h in register R1.



### Add

| ADD       | dst,  | src                                                                                                                                                                        |
|-----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation | dst • | $\leftarrow$ dst + src                                                                                                                                                     |
|           | the o | source operand is added to the destination operand and the sum is stored in destination. The contents of the source are unaffected. Two's complement itions are performed. |
| Flags     | С     | Set if there is a carry from the most significant bit of the result; cleared otherwise.                                                                                    |
|           | Ζ     | Set if the result is 0; cleared otherwise.                                                                                                                                 |
|           | S     | Set if the result is negative; cleared otherwise.                                                                                                                          |
|           | V     | Set if arithmetic overflow occurs, i.e., if both operands are of the same sign and the result is of the opposite sign; cleared otherwise.                                  |
|           | D     | Always cleared to 0.                                                                                                                                                       |
|           | н     | Set if a carry from the low-order nibble occurred.                                                                                                                         |
| _         |       |                                                                                                                                                                            |

### Format

|     |           |     | Bytes | Cycles | Op Code | Addres | s Mode |
|-----|-----------|-----|-------|--------|---------|--------|--------|
|     |           |     |       |        | (Hex)   | dst    | src    |
| орс | dst   src |     | 2     | 4      | 02      | r      | r      |
|     |           |     |       | 6      | 03      | r      | lr     |
|     |           |     |       |        |         |        |        |
| орс | src       | dst | 3     | 6      | 04      | R      | R      |
| L   | 1         | ,   |       | 6      | 05      | R      | IR     |
|     |           |     |       |        |         |        |        |
| орс | dst       | src | 3     | 6      | 06      | R      | IM     |

**Example** Assume that R1 = 12h, R2 = 03h, register 01h = 21h, register 02h = 03h, register 03h = 0Ah.

| ADC | R1, R2    | $\rightarrow$ | R1 = 15h, R2 = 03h                     |
|-----|-----------|---------------|----------------------------------------|
| ADC | R1, @R2   | $\rightarrow$ | R1 = 1Ch, R2 = 03h                     |
| ADC | 01h, 02h  | $\rightarrow$ | Register 01h = 24h, register 02h = 03h |
| ADC | 01h, @02h | $\rightarrow$ | Register 01h = 2Bh, register 02h = 03h |
| ADC | 01h, #25h | $\rightarrow$ | Register 01h = 46h                     |



In the first example, destination working register R1 contains 12h and the source working register R2 contains 03h. The *ADD R1, R2* statement adds 03h to 12h, leaving the value 15h in register R1.



### Logical AND

| AND       | dst, src                                                                                                                                                                                 |                         |                          |                             |                           |                     |  |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------|-----------------------------|---------------------------|---------------------|--|
| Operation | dst ← dst AND src<br>The source operand is logic<br>result is stored in the destin<br>stored whenever the correspondences<br>otherwise a 0 bit value is st                               | nation. The ponding bit | AND oper<br>ts in the tw | ation results<br>o operands | s in a 1 bi<br>are both 1 | t being<br>ogic 1s; |  |
| Flags     | <ul> <li>C Unaffected.</li> <li>Z Set if the result is 0; of</li> <li>S Set if the result bit 7</li> <li>V Always cleared to 0.</li> <li>D Unaffected.</li> <li>H Unaffected.</li> </ul> |                         |                          | se.                         |                           |                     |  |
| Format    | opc dst   src                                                                                                                                                                            | Bytes                   | Cycles                   | Op Code<br>(Hex)<br>52      | Addres<br>dst             | s Mode<br>src<br>r  |  |
|           |                                                                                                                                                                                          | Z                       | 6                        | 53                          | r                         | lr                  |  |
|           | opc src dst                                                                                                                                                                              | ] 3                     | 6<br>6                   | 54<br>55                    | R<br>R                    | R<br>IR             |  |
|           | opc dst src                                                                                                                                                                              | ] 3                     | 6                        | 56                          | R                         | IM                  |  |

**Example** Assume that R1 = 12h, R2 = 03h, register 01h = 21h, register 02h = 03h, register 03h = 0Ah.

| AND | R1, R2    | $\rightarrow$ | R1 = 02h, R2 = 03h                     |
|-----|-----------|---------------|----------------------------------------|
| AND | R1, @R2   | $\rightarrow$ | R1 = 02h, R2 = 03h                     |
| AND | 01h, 02h  | $\rightarrow$ | Register 01h = 01h, register 02h = 03h |
| AND | 01h, @02h | $\rightarrow$ | Register 01h = 00h, register 02h = 03h |
| AND | 01h, #25h | $\rightarrow$ | Register 01h = 21h                     |

In the first example, destination working register R1 contains the value 12h and the source working register R2 contains 03h. The AND R1, R2 statement



logically ANDs the source operand 03h with the destination operand value 12h, leaving the value 02h in register R1.



### **BAND-Bit AND**

| BAND      | dst,                       | src.                 | b                                                    |                                  |                   |             |             |                                               |             |           |
|-----------|----------------------------|----------------------|------------------------------------------------------|----------------------------------|-------------------|-------------|-------------|-----------------------------------------------|-------------|-----------|
| BAND      | dst.l                      | o, sr                | c                                                    |                                  |                   |             |             |                                               |             |           |
| Operation | or                         | ,                    |                                                      | ) ANE<br>) ANE                   |                   | ,           |             |                                               |             |           |
|           | zerc<br>spec               | bit<br>bifie         | (LSB)<br>d bit of                                    | of the                           | destin<br>estinat | ation (or s | source). Th | on) is logica<br>ne resultant<br>the destinat | bit is stor | ed in the |
| Flags     | C<br>Z<br>S<br>V<br>D<br>H | Se<br>Cl<br>Ui<br>Ui | naffect<br>et if the<br>leared<br>ndefine<br>naffect | e result<br>to 0.<br>ed.<br>red. | : is 0; c         | cleared oth | nerwise.    |                                               |             |           |
| Format    |                            |                      |                                                      |                                  |                   | Bytes       | Cycles      | Op Code                                       | Addres      | ss Mode   |
|           |                            |                      |                                                      |                                  |                   | ۔<br>۱      | _           | (Hex)                                         | dst         | src       |
|           | o                          | C                    | dst   I                                              | 0 0                              | src               | 3           | 6           | 67                                            | r0          | Rb        |

 opc
 dst
 b
 dst
 c
 c
 c
 c
 c

 opc
 src
 b
 1
 dst
 3
 6
 67
 Rb
 r0

 Note:
 In the second byte of the 3-byte instruction formats, the destination (or source)

Note: In the second byte of the 3-byte instruction formats, the destination (or source) address is four bits, the bit address b is three bits, and the LSB address value is one bit in length.

**Example** Assume that R1 = 07h and register 01h = 05h.

| BAND | R1, 01h.1 | $\rightarrow$ | R1 = 06h, register 01h = 05h |
|------|-----------|---------------|------------------------------|
| BAND | 01h.1, R1 | $\rightarrow$ | Register 01h = 05h, R1 = 07h |

In the first example, source register 01h contains the value 05h (00000101b) and destination working register R1 contains 07h (00000111b). The *BAND R1, 01h.1* statement ANDs the bit 1 value of the source register (0) with the bit 0 value of register R1 (destination), leaving the value 06h (00000110b) in register R1.



# Bit Compare

| BCP       | dst, src.b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Operation | dst(0)-src(b)<br>The specified bit of the source is compared to (subtracted from) bit 0 (LSB) of<br>the destination. The zero flag is set if the bits are the same; otherwise it is<br>cleared. The contents of both operands are unaffected by the comparison.                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| Flags     | <ul> <li>C Unaffected.</li> <li>Z Set if the two bits are the same; cleared otherwise.</li> <li>S Cleared to 0.</li> <li>V Undefined.</li> <li>D Unaffected.</li> <li>H Unaffected.</li> </ul>                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
| Format    | Bytes     Cycles     Op Code     Address     Mode       (Hex)     dst     src       opc     dst   b   0     src     3     6     17     r0     Rb       Note:     In the second byte of the instruction format, the destination address is four bits, the bit address b is three bits, and the LSB address value is one bit in length.                                                                                                                                                                             |  |  |  |  |  |  |  |
| Example   | Assume that $R1 = 07h$ and register $01h = 01h$ .<br>BCP $R1, 01h.1 \rightarrow R1 = 07h$ , register $01h = 01h$<br>If destination working register R1 contains the value $07h (00000111b)$ and the<br>source register $01h$ contains the value $01h (0000001b)$ , the <i>BCP R1, 01h.1</i><br>statement compares bit 1 of the source register (01h) and bit 0 of the destina-<br>tion register (R1). Because the bit values are not identical, the zero flag bit (Z)<br>is cleared in the Flags Register (0D5h). |  |  |  |  |  |  |  |



### **Bit Complement**

| BITC      | dst.b                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Operation | $dst(b) \leftarrow NOT dst(b)$<br>This instruction complements the specified bit within the destination without affecting any other bits in the destination.                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |
| Flags     | <ul> <li>C Unaffected.</li> <li>Z Set if the result is 0; cleared otherwise.</li> <li>S Cleared to 0.</li> <li>V Undefined.</li> <li>D Unaffected.</li> <li>H Unaffected.</li> </ul>                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |
| Format    | Bytes       Cycles       Op Code       Address Mode         (Hex)       dst         opc       dst   b   0       2       4       57       rb         Note:       In the second byte of the instruction format, the destination address is four bits, the bit address b is three bits, and the LSB address value is one bit in length.                          |  |  |  |  |  |  |  |  |  |
| Example   | Assume that $R1 = 07h$ .<br>BITC $R1.1 \rightarrow R1 = 05h$<br>If working register R1 contains the value 07h (00000111b), the <i>BITC R1.1</i> statement complements bit 1 of the destination and leaves the value 05h (00000101b) in register R1. Because the result of the complement is not 0, the zero flag (Z) in the Flags Register (0D5h) is cleared. |  |  |  |  |  |  |  |  |  |





### **Bit Reset**

| BITR      | dst.b   |                  |               |       |        |               |                                               |
|-----------|---------|------------------|---------------|-------|--------|---------------|-----------------------------------------------|
| Operation |         |                  |               |       |        | hin the desti | ination without                               |
| Flags     | No flag | s are affected.  |               |       |        |               |                                               |
| Format    |         |                  |               | Bytes | Cycles | Op Code       | Address Mode                                  |
|           |         |                  |               |       |        | (Hex)         | dst                                           |
|           | орс     | dst   b   0      |               | 2     | 4      | 77            | rb                                            |
|           |         |                  |               |       |        |               | address is four bits,<br>s one bit in length. |
| Example   | Assume  | that $R1 = 0.71$ | h.            |       |        |               |                                               |
|           | BITR    | R1.1             | $\rightarrow$ | R1 =  | 05h    |               |                                               |
|           |         | ars bit 1 of th  |               |       |        | · · ·         | BITR R1.1 state-<br>ralue 05h                 |





### **Bit Set**

| BITS      | dst.b   |                 |     |        |        |               |                                               |
|-----------|---------|-----------------|-----|--------|--------|---------------|-----------------------------------------------|
| Operation |         |                 |     | •      |        | n the destina | ation without                                 |
| Flags     | No flag | s are affected  | d.  |        |        |               |                                               |
| Format    |         |                 |     | Bytes  | Cycles | Op Code       | Address Mode                                  |
|           |         |                 |     |        |        | (Hex)         | dst                                           |
|           | орс     | dst   b   1     |     | 2      | 4      | 77            | rb                                            |
|           |         |                 |     |        |        |               | address is four bits,<br>s one bit in length. |
| Example   | Assume  | that $R1 = 0$   | 7h. |        |        |               |                                               |
|           | BITR    | R1.3            | _   | → R1 = | 0Fh    |               |                                               |
|           |         | nt sets bit 3 c |     |        | · ·    | · · · · ·     | , the <i>BITS R1.3</i> ng the value OFh       |



106

### Bit OR

| BOR       | dst, sro                                                                                             | c.b                                                                                                                                                                                                                                                                             |             |              |         |                    |                  |                  |  |  |
|-----------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------|---------|--------------------|------------------|------------------|--|--|
| BOR       | dst.b,                                                                                               | src                                                                                                                                                                                                                                                                             |             |              |         |                    |                  |                  |  |  |
| Operation | $dst(0) \leftarrow dst(0) \text{ OR } src(b)$<br>or<br>$dst(b) \leftarrow dst(b) \text{ OR } src(0)$ |                                                                                                                                                                                                                                                                                 |             |              |         |                    |                  |                  |  |  |
|           | (LSB)<br>specifi                                                                                     | The specified bit of the source (or the destination) is logically ORed with bit 0 (LSB) of the destination (or the source). The resulting bit value is stored in the specified bit of the destination. No other bits of the destination are affected. The source is unaffected. |             |              |         |                    |                  |                  |  |  |
| Flags     | Z (<br>S (<br>V 1<br>D 1                                                                             | Unaffected.<br>Set if the resp<br>Cleared to 0.<br>Undefined.<br>Unaffected.<br>Unaffected.                                                                                                                                                                                     | ult is 0; o | cleared othe | erwise. |                    |                  |                  |  |  |
| Format    |                                                                                                      |                                                                                                                                                                                                                                                                                 |             | Bytes        | Cycles  | Op Code            | Addres           | s Mode           |  |  |
|           | орс                                                                                                  | dst   b   0                                                                                                                                                                                                                                                                     | src         | ] 3          | 6       | <b>(Hex)</b><br>07 | <b>dst</b><br>r0 | <b>src</b><br>Rb |  |  |
|           | орс                                                                                                  | src   b   1                                                                                                                                                                                                                                                                     | dst         | 3            | 6       | 07                 | Rb               | rO               |  |  |

Note: In the second byte of the 3-byte instruction formats, the destination (or source) address is four bits, the bit address b is three bits, and the LSB address value is one bit.

**Example** Assume that R1 = 07h and register 01h = 03h.

| BOR | R1, 01h.1 | $\rightarrow$ | R1 = 07h, register 01h = 03h |
|-----|-----------|---------------|------------------------------|
| BOR | 01h.2, R1 | $\rightarrow$ | Register 01h = 07h, R1 = 07h |

In the first example, destination working register R1 contains the value 07h (00000111b) and source register 01h the value 03h (0000011b). The *BOR R1*, *01h.1* statement logically ORs bit 1 of register 01h (source) with bit 0 of R1 (destination), which leaves the same value (07h) in working register R1.



In the second example, destination register 01h contains the value 03h (0000011b) and the source working register R1 the value 07h (00000111b). The *BOR 01h.2, R1* statement logically ORs bit 2 of register 01h (destination) with bit 0 of R1 (source) which leaves the value 07h in register 01h.



## Bit Test, Jump Relative on False

| BTJRF     | dst, src.b                                                                                                                                                                                                                                                                         |                                                 |               |       |           |              |        |        |  |  |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|---------------|-------|-----------|--------------|--------|--------|--|--|
| Operation | If src(b)                                                                                                                                                                                                                                                                          | If src(b) is a 0, then $PC \leftarrow PC + dst$ |               |       |           |              |        |        |  |  |
|           | The specified bit within the source operand is tested. If this bit is 0, the relative address is added to the program counter, and control passes to the statement for which the address is now in the PC; otherwise, the instruction following the BTJRF instruction is executed. |                                                 |               |       |           |              |        |        |  |  |
| Flags     | No flags                                                                                                                                                                                                                                                                           | No flags are affected.                          |               |       |           |              |        |        |  |  |
| Format    |                                                                                                                                                                                                                                                                                    |                                                 | Ву            | vtes  | Cycles    | Op Code      | Addres | s Mode |  |  |
|           |                                                                                                                                                                                                                                                                                    |                                                 |               |       |           | (Hex)        | dst    | src    |  |  |
|           | орс                                                                                                                                                                                                                                                                                | dst   b   1 dst                                 | :             | 3     | 10        | 37           | RA     | rb     |  |  |
|           |                                                                                                                                                                                                                                                                                    | the second byte of address b is thre            |               |       |           |              |        |        |  |  |
| Example   | Assume                                                                                                                                                                                                                                                                             | that $R1 = 0.7h$ .                              |               |       |           |              |        |        |  |  |
|           | BTJRF                                                                                                                                                                                                                                                                              | SKIP, R1.3                                      | $\rightarrow$ | PC ju | mps to Sk | (IP location |        |        |  |  |

If working register R1 contains the value 07h (0000111b), the *BTJRF SKIP*, *R1.3* statement tests bit 3. Because it is 0, the relative address is added to the PC and the PC jumps to the memory location pointed to by the SKIP. (Remember that the memory location must be within the allowed range of +127 to -128.)



## Bit Test, Jump Relative on True

| BTJRT     | dst, src.          | b                                                                                                                                                                                                                                                                            |     |       |        |         |        |        |  |
|-----------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|--------|---------|--------|--------|--|
| Operation | If src(b)          | If src(b) is a 1, then $PC \leftarrow PC + dst$                                                                                                                                                                                                                              |     |       |        |         |        |        |  |
|           | address<br>which t | The specified bit within the source operand is tested. If it is a 1, the relative ddress is added to the program counter and control passes to the statement for which the address is now in the PC; otherwise, the instruction following the BTJRT instruction is executed. |     |       |        |         |        |        |  |
| Flags     | No flag            | s are affected                                                                                                                                                                                                                                                               | 1.  |       |        |         |        |        |  |
| Format    |                    |                                                                                                                                                                                                                                                                              |     | Bytes | Cycles | Op Code | Addres | s Mode |  |
|           |                    |                                                                                                                                                                                                                                                                              |     |       |        | (Hex)   | dst    | src    |  |
|           | орс                | src   b   1                                                                                                                                                                                                                                                                  | dst | 3     | 10     | 37      | RA     | rb     |  |
|           |                    | n the second b<br>bit address b is                                                                                                                                                                                                                                           |     |       |        |         |        |        |  |

**Example** Assume that R1 = 0.7h.

BTJRT SKIP, R1.1

If working register R1 contains the value 07h (00000111b), the *BTJRT SKIP*, *R1.1* statement tests bit 1 in the source register (R1). Because it is a 1, the relative address is added to the PC and the PC jumps to the memory location pointed to by the SKIP. (Remember that the memory location must be within the allowed range of +127 to -128.)



### **Bit XOR**

| BXOR      | dst, s                                                                                                                                                                                                                                                                       | src.b                                                                                    |  |  |  |  |  |  |  |  |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| BXOR      | dst.b                                                                                                                                                                                                                                                                        | o, src                                                                                   |  |  |  |  |  |  |  |  |
| Operation | $dst(0) \leftarrow dst(0) \text{ XOR } src(b)$<br>or<br>$dst(b) \leftarrow dst(b) \text{ XOR } src(0)$                                                                                                                                                                       |                                                                                          |  |  |  |  |  |  |  |  |
|           | The specified bit of the source (or the destination) is logically exclusive-ORed with bit 0 (LSB) of the destination (or source). The result bit is stored in the specified bit of the destination. No other bits of the destination are affected. The source is unaffected. |                                                                                          |  |  |  |  |  |  |  |  |
| Flags     | C<br>Z<br>S<br>V                                                                                                                                                                                                                                                             | Unaffected.<br>Set if the result is 0; cleared otherwise.<br>Cleared to 0.<br>Undefined. |  |  |  |  |  |  |  |  |
|           | D<br>H                                                                                                                                                                                                                                                                       | Unaffected.<br>Unaffected.                                                               |  |  |  |  |  |  |  |  |
|           | ••                                                                                                                                                                                                                                                                           |                                                                                          |  |  |  |  |  |  |  |  |

#### Format

|     |             |     | Bytes | Cycles | Op Code | Addres | s Mode |
|-----|-------------|-----|-------|--------|---------|--------|--------|
|     |             |     |       |        | (Hex)   | dst    | src    |
| орс | dst   b   0 | SIC | 3     | 6      | 27      | r0     | Rb     |
|     |             |     |       |        |         |        |        |
| орс | src  b   1  | dst | 3     | 6      | 27      | Rb     | r0     |

Note: In the second byte of the 3-byte instruction formats, the destination (or source) address is four bits, the bit address b is three bits, and the LSB address value is one bit in length.

| <b>Example</b> Assume that $R1 = 07h (0000111b)$ and reg | gister $01h = 03h (0000011b)$ . |
|----------------------------------------------------------|---------------------------------|
|----------------------------------------------------------|---------------------------------|

| BXOR | R1, 01h.1 | $\rightarrow$ | R1 = 06h, register 01h = 03h |
|------|-----------|---------------|------------------------------|
| BXOR | 01h.2, R1 | $\rightarrow$ | Register 01h = 07h, R1 = 07h |

In the first example, destination working register R1 contains the value 07h (00000111b) and source register 01h contains the value 03h (00000011b). The *BXOR R1, 01h.1* statement exclusive-ORs bit 1 of register 01h (source) with bit 0 of R1 (destination). The result bit value is stored in bit 0 of R1, changing its value from 07h to 06h. The value of source register 01h is unaffected.



### **Call Procedure**

**~ · · ·** 

| CALL      | dst |              |      |
|-----------|-----|--------------|------|
| Operation | SP  | ←            | SP-1 |
|           | @SP | $\leftarrow$ | PCL  |
|           | SP  | $\leftarrow$ | SP-1 |
|           | @SP | $\leftarrow$ | PCH  |
|           | PC  | $\leftarrow$ | dst  |
|           |     |              |      |

The current contents of the program counter are pushed onto the top of the stack. The program counter value used is the address of the first instruction following the CALL instruction. The specified destination address is then loaded into the program counter and points to the first instruction of a procedure. At the end of the procedure the return instruction (RET) can be used to return to the original program flow. RET pops the top of the stack back into the program counter.

| Format |  |
|--------|--|
|--------|--|

|     |     | Bytes | Cycles | Op Code | Address Mode |
|-----|-----|-------|--------|---------|--------------|
|     |     |       |        | (Hex)   | dst          |
| орс | dst | 3     | 14     | F6      | DA           |
|     |     |       |        |         |              |
| орс | dst | 2     | 12     | F4      | IRR          |
|     |     |       |        |         |              |
| орс | dst | 2     | 14     | D4      | IA           |

**Example** Assume that R0 = 35h, R1 = 21h, PC = 1A47h, and SP = 0002h.

| CALL | 3521h | $\rightarrow$ | SP = 0000h<br>(Memory locations 0000h = 1Ah, 0001h =<br>4Ah, in which 4Ah is the address that follows<br>the instruction.) |
|------|-------|---------------|----------------------------------------------------------------------------------------------------------------------------|
| CALL | @RR0  | $\rightarrow$ | SP = 0000h (0000h = 1Ah, 0001h = 49h)                                                                                      |
| CALL | #40h  | $\rightarrow$ | SP = 0000h (0000h = 1Ah, 0001h = 49h)                                                                                      |

In the first example, if the program counter value is 1A47h and the stack pointer contains the value 0002h, the *CALL 3521h* statement pushes the cur-

Zilog Embedded In Life An DXYS Company 112

rent PC value onto the top of the stack. The stack pointer now points to memory location 0000h. The PC is then loaded with the value 3521h, the address of the first instruction in the program sequence to be executed.

If the contents of the program counter and stack pointer are the same as in the first example, the *CALL* @*RR0* statement produces the same result except that the 49h is stored in stack location 0001h (because the two-byte instruction format is used). The PC is then loaded with the value 3521h, the address of the first instruction in the program sequence to be executed. Assuming that the contents of the program counter and stack pointer are the same as in the first example, if program address 0040h contains 35h and program address 0041h contains 21h, the *CALL #40h* statement produces the same result as in the second example.





# **Complement Carry Flag**

| CCF       |                                                                                                                                                                     |  |  |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Operation | $C \leftarrow NOT C$                                                                                                                                                |  |  |
|           | The carry flag (C) is complemented. If $C = 1$ , the value of the carry flag is changed to logic 0; if $C = 0$ , the value of the carry flag is changed to logic 1. |  |  |
| Flags     | C Complemented.<br>No other flags are affected.                                                                                                                     |  |  |
| Format    | Bytes Cycles Op Code                                                                                                                                                |  |  |
|           | (Hex)                                                                                                                                                               |  |  |
|           | opc 1 4 EF                                                                                                                                                          |  |  |
| Example   | Assume that the carry $flag = 0$ .                                                                                                                                  |  |  |
|           | CCF                                                                                                                                                                 |  |  |
|           | If the carry flag = 0, the CCF instruction complements it in the Flags Register (0D5h), changing its value from logic 0 to logic 1.                                 |  |  |





### Clear

| CCF       | dst     |                    |                  |             |            |               |                                                           |  |
|-----------|---------|--------------------|------------------|-------------|------------|---------------|-----------------------------------------------------------|--|
| Operation |         | $dst \leftarrow 0$ |                  |             |            |               |                                                           |  |
|           | The de  | stination loca     | tion 15 <b>C</b> | cleared to  | 0.         |               |                                                           |  |
| Flags     | No fla  | gs are affected    | d.               |             |            |               |                                                           |  |
| Format    |         |                    |                  | Bytes       | Cycles     | Op Code       | Addr Mode                                                 |  |
|           |         |                    |                  |             |            | (Hex)         | dst                                                       |  |
|           | орс     | dst                |                  | 2           | 4          | B0            | R                                                         |  |
|           |         |                    |                  |             | 4          | B1            | IR                                                        |  |
| Example   | Assum   | e that Registe     | r 00h =          | = 4Fh, regi | ster 01h = | 02h, and reg  | gister 02h = 5Eh.                                         |  |
|           | CLR     | 00h                | $\rightarrow$    | Regi        | ster 00h = | 00h           |                                                           |  |
|           | CLR     | @01h               | $\rightarrow$    | •           |            | 02h, register | 02h = 00h                                                 |  |
|           | registe | r 00h value to     | 00h.I            | n the seco  | nd example | e, the CLR @  | ars the destination<br>01h statement<br>register value to |  |



### Complement

| СОМ       | dst                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Operation | dst ← NOT dst<br>The contents of the destination location are complemented (one's comple-<br>ment); all 1s are changed to 0s, and vice-versa.                                                                                                                                                                 |  |  |  |  |  |
| Flags     | <ul> <li>C Unaffected.</li> <li>Z Set if the result is 0; cleared otherwise.</li> <li>S Set if the result bit 7 is set; cleared otherwise.</li> <li>V Always reset to 0.</li> <li>D Unaffected.</li> <li>H Unaffected.</li> </ul>                                                                             |  |  |  |  |  |
| Format    | BytesCyclesOp CodeAddress Modeopcdst2460R461IR                                                                                                                                                                                                                                                                |  |  |  |  |  |
| Example   | Assume that $R1 = 07h$ and register $07h = 0F1h$ .<br>COM $R1 \rightarrow R1 = 0F8h$<br>COM $@R1 \rightarrow R1 = 07h$ , register $07h = 0Eh$<br>In the first example, destination working register $R1$ contains the value $07h$<br>(00000111b). The COM RI statement complements all of the bits in R1: all |  |  |  |  |  |
|           | logic 1s are changed to logic 0s, and vice-versa, leaving the value 0F8h (11111000b).<br>In the second example, Indirect Register (IR) Addressing Mode is used to complement the value of destination register 07h (11110001b), leaving the new                                                               |  |  |  |  |  |

value 0Eh (00001110b).



### Compare

| СР        | dst, src                                                                                                                                                                                                                                                                                                              |           |     |       |        |         |        |        |  |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-------|--------|---------|--------|--------|--|
| Operation | dst ← src                                                                                                                                                                                                                                                                                                             |           |     |       |        |         |        |        |  |
|           | The source operand is compared to (subtracted from) the destination operand,<br>and the appropriate flags are set accordingly. The contents of both operands are<br>unaffected by the comparison.                                                                                                                     |           |     |       |        |         |        |        |  |
| Flags     | <ul> <li>C Set if a borrow occurred (src &gt; dst); cleared otherwise.</li> <li>Z Set if the result is 0; cleared otherwise.</li> <li>S Set if the result is negative; cleared otherwise.</li> <li>V Set if arithmetic overflow occurred; cleared otherwise.</li> <li>D Unaffected.</li> <li>H Unaffected.</li> </ul> |           |     |       |        |         |        |        |  |
| Format    |                                                                                                                                                                                                                                                                                                                       |           |     | Bytes | Cycles | Op Code | Addres | s Mode |  |
|           |                                                                                                                                                                                                                                                                                                                       |           |     |       |        | (Hex)   | dst    | src    |  |
|           | орс                                                                                                                                                                                                                                                                                                                   | dst   src |     | 2     | 4      | A2      | r      | r      |  |
|           | <u> </u>                                                                                                                                                                                                                                                                                                              | 1         |     |       | 6      | A3      | r      | lr     |  |
|           | орс                                                                                                                                                                                                                                                                                                                   | src       | dst | 3     | 6      | A4      | R      | R      |  |
|           |                                                                                                                                                                                                                                                                                                                       |           |     | -     | 6      | A5      | R      | IR     |  |
|           | орс                                                                                                                                                                                                                                                                                                                   | dst       | src | 3     | 6      | A6      | R      | IM     |  |

**Example**1.Assume that R1 = 02h and R2 = 03h.

 $\label{eq:CP} \mathsf{CP} \qquad \mathsf{R1}, \mathsf{R2} \qquad \rightarrow \qquad \mathsf{Set \ the \ C \ and \ S \ flags}$ 

Destination working register R1 contains the value 02h and source register R2 contains the value 03h. The *CP R1, R2* statement subtracts the R2 value (source/subtrahend) from the R1 value (destination/minuend). Because a borrow occurs and the difference is negative, C and S are 1.





2. Assume that R1 = 05h and R2 = 0Ah

|      | CP  | R1, R2    |
|------|-----|-----------|
|      | JP  | UGE, SKIP |
|      | INC | R1        |
| SKIP | LD  | R3, R1    |

In this example, destination working register R1 contains the value 05h which is less than the contents of the source working register R2 (0Ah). The *CP R1*, *R2* statement generates C = 1 and the JP instruction does not jump to the SKIP location. After the *LD R3*, *R1* statement executes, the value 06h remains in working register R3.





### Compare, Increment, and Jump on Equal

| CPIJE     | dst, src, RA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Operation | $dst - src = 0, PC \leftarrow PC + RA$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
|           | $Ir \leftarrow Ir + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
|           | The source operand is compared to (subtracted from) the destination operand.<br>If the result is 0, the relative address is added to the program counter and con-<br>trol passes to the statement for which the address is now in the program coun-<br>ter. Otherwise, the instruction immediately following the CPIJE instruction is<br>executed. In either case, the source pointer is incremented by 1 before the next<br>instruction is executed.                                                                                                                       |  |  |  |  |  |  |  |
| Flags     | No flags are affected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| Format    | Bytes Cycles Op Code Address Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
|           | Opcdstsrcopcdst   srcRA312C2rIrNote:Execution time is 18 cycles if the jump is taken or 16 cycles if it is not taken.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
| Example   | Assume that $R1 = 02h$ , $R2 = 03h$ , and register $03h = 02h$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
|           | CPIJE R1, @R2, SKIP $\rightarrow$ R2 = 04h, PC jumps to SKIP location                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
|           | In this example, working register R1 contains the value 02h, working register R2 the value 03h, and register 03 contains 02h. The <i>CPIJE R1</i> , <i>@R2</i> , <i>SKIP</i> statement compares the <i>@</i> R2 value 02h (0000010b) to 02h (0000010b). Because the result of the comparison is equal, the relative address is added to the PC and the PC then jumps to the memory location pointed to by SKIP. The source register (R2) is incremented by 1, leaving a value of 04h. (Remember that the memory location must be within the allowed range of +127 to -128.) |  |  |  |  |  |  |  |



mpany 119

# Compare, Increment, and Jump on NonEqual

| CPIJNE    | dst, src, RA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Operation | If $dst - src = 0$ , PC $\leftarrow$ PC + RA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
|           | $Ir \leftarrow Ir + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
|           | The source operand is compared to (subtracted from) the destination operand.<br>If the result is 0, the relative address is added to the program counter and con-<br>trol passes to the statement for which the address is now in the program coun-<br>ter. Otherwise, the instruction immediately following the CPIJNE instruction is<br>executed. In either case, the source pointer is incremented by 1 before the next<br>instruction is executed.                                                                                                             |  |  |  |  |  |  |  |  |
| Flags     | No flags are affected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
| Format    | Bytes Cycles Op Code Address Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |
|           | (Hex) dst src                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
|           | opc         dst   src         RA         3         12         C2         r         Ir           Note:         Execution time is 18 cycles if the jump is taken or 16 cycles if it is not taken.                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
| Example   | Assume that $R1 = 02h$ , $R2 = 03h$ , and register $03h = 02h$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |
|           | CPIJE R1, @R2, SKIP $\rightarrow$ R2 = 04h, PC jumps to SKIP location                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |
|           | Working register R1 contains the value 02h, working register R2 (the source pointer) the value 03h, and general register 03 the value 04h. The <i>CPIJNE R1</i> , $@R2$ , <i>SKIP</i> statement subtracts 04h (0000100b) from 02h (0000010b). Because the result of the comparison is nonequal, the relative address is added to the PC and the PC then jumps to the memory location pointed to by SKIP. The source pointer register (R2) is also incremented by 1, leaving a value of 04h. (Remember that the memory location must be within the allowed range of |  |  |  |  |  |  |  |  |

+127 to -128.)



### **Decimal Adjust**

DA dst

**Operation** dst  $\leftarrow$  DA dst

The destination operand is adjusted to form two 4-bit BCD digits following an addition or subtraction operation. For addition (ADD, ADC) or subtraction (SUB, SBC), Table 30 indicates the operations performed. These operations are undefined if the destination operand is not the result of a valid addition or subtraction of BCD digits.

| Instruction | Carry<br>Before DA | Bits 4–7<br>Value (Hex) | H Flag<br>Before DA | Bits 0–3<br>Value (Hex) | Number<br>Added to Byte | Carry<br>After DA |
|-------------|--------------------|-------------------------|---------------------|-------------------------|-------------------------|-------------------|
| ADD         | 0                  | 0–9                     | 0                   | 0–9                     | 00                      | 0                 |
| ADC         | 0                  | 0–8                     | 0                   | A–F                     | 06                      | 0                 |
|             | 0                  | 0–9                     | 1                   | 0–3                     | 06                      | 0                 |
|             | 0                  | A–F                     | 0                   | 0–9                     | 60                      | 1                 |
|             | 0                  | 9–F                     | 0                   | A–F                     | 66                      | 1                 |
|             | 0                  | A–F                     | 1                   | 0–3                     | 66                      | 1                 |
|             | 1                  | 0–2                     | 0                   | 0–9                     | 60                      | 1                 |
|             | 1                  | 0–2                     | 0                   | A–F                     | 66                      | 1                 |
|             | 1                  | 0–3                     | 1                   | 0–3                     | 66                      | 1                 |
| SUB         | 0                  | 0–9                     | 0                   | 0–9                     | 00 =00                  | 0                 |
| SBC         | 0                  | 0–8                     | 1                   | 6–F                     | FA =–06                 | 0                 |
|             | 1                  | 7–F                     | 0                   | 0–9                     | A0 =60                  | 1                 |
|             | 1                  | 6–F                     | 1                   | 6–F                     | 9A =-66                 | 1                 |

#### Table 30. DA Instruction

Flags

- C Set if there is a carry from the most significant bit; cleared otherwise (see  $\underline{\text{Table 30}}$ ).
- Z Set if result is 0; cleared otherwise.
- S Set if result bit 7 is set; cleared otherwise.
- V Undefined.
- D Unaffected.
- H Unaffected.



| Format  |                                                                                                                                                                                                                          |     |      | Dut     | _    | Cualaa | Op Code | Address Mode |  |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|---------|------|--------|---------|--------------|--|
|         |                                                                                                                                                                                                                          |     |      | Byte    | es   | Cycles | (Hex)   | dst          |  |
|         | орс                                                                                                                                                                                                                      | dst |      | 2       |      | 4      | 40      | R            |  |
|         | ·                                                                                                                                                                                                                        |     | _    |         |      | 4      | 41      | IR           |  |
|         |                                                                                                                                                                                                                          |     |      |         |      |        |         |              |  |
| Example | Assume that Working register R0 contains the value 15 (BCD), working register R1 contains 27 (BCD), and address 27h contains 46 (BCD).                                                                                   |     |      |         |      |        |         |              |  |
|         | ADD R1, R0 ; C $\leftarrow$ 0, H $\leftarrow$ 0, Bits 4–7 = 3, bits 0–3 = C, R1 $\leftarrow$ 3Ch                                                                                                                         |     |      |         |      |        |         |              |  |
|         | DA                                                                                                                                                                                                                       | R1  | ; R1 | ← 3Ch · | + 06 |        |         |              |  |
|         | If addition is performed using the BCD values 15 and 27, the result should be 42. The sum is incorrect, however, when the binary representations are added in the destination location using standard binary arithmetic: |     |      |         |      |        |         |              |  |
|         |                                                                                                                                                                                                                          |     | 0001 | 0101    |      | 15     |         |              |  |
|         | +                                                                                                                                                                                                                        |     | 0010 | 0111    |      | 27     |         |              |  |
|         |                                                                                                                                                                                                                          |     | 0011 | 1100    | =    | 3Ch    |         |              |  |

The DA instruction adjusts this result so that the correct BCD representation is obtained:

|   | 0011 | 1100 |   |    |
|---|------|------|---|----|
| + | 0000 | 0110 |   |    |
|   | 0100 | 0010 | = | 42 |

Assuming the same values which are presented above, the following statements leave the value 31 (BCD) in address 27h (@R1).

SUB 27h, R0 ; C  $\leftarrow$  0, H  $\leftarrow$  0, Bits 4–7 = 3, bits 0–3 = 1 DA @R1 ; @R1  $\leftarrow$  31–0



### Decrement

| DEC       | dst                        |                                                                                           |                             |        |          |           |                  |                     |  |  |
|-----------|----------------------------|-------------------------------------------------------------------------------------------|-----------------------------|--------|----------|-----------|------------------|---------------------|--|--|
| Operation |                            | dst $\leftarrow$ dst – 1<br>The contents of the destination operand are decremented by 1. |                             |        |          |           |                  |                     |  |  |
| Flags     | C<br>Z<br>S<br>V<br>D<br>H | Unaffected<br>Set if the re<br>Cleared to<br>Undefined<br>Unaffected                      | esult is 0; cle<br>0.<br>I. | eared  | other    | wise.     |                  |                     |  |  |
| Format    |                            |                                                                                           |                             | Byte   | es       | Cycles    | Op Code<br>(Hex) | Address Mode<br>dst |  |  |
|           | ор                         | c dst                                                                                     |                             | 2      |          | 4         | 00               | R                   |  |  |
|           | •                          |                                                                                           |                             |        |          | 4         | 01               | IR                  |  |  |
| Example   | Assu                       | me that R1                                                                                | = 03h and r                 | egiste | r 03h    | =10h.     |                  |                     |  |  |
|           | DEC                        | R1                                                                                        | $\rightarrow$               | R      | R1 = 0   | 2h        |                  |                     |  |  |
|           | DEC                        | @R1                                                                                       | $\rightarrow$               | R      | Registe  | er 03h =  | 0Fh              |                     |  |  |
|           | In the                     | e first exam                                                                              | ple, if worki               | ng reg | gister l | R1 contai | ins the value    | e 03h, the DEC RI   |  |  |

In the first example, if working register R1 contains the value 03h, the *DEC R1* statement decrements the hexadecimal value by 1, leaving the value 02h. In the second example, the *DEC* @*R1* statement decrements the value 10h contained in the destination register 03h by 1, leaving the value 0Fh.



### **Decrement Word**

| DECW      | dst                                                                                                                                                                                             |                                                                                                                                                                                                       |                                   |         |            |                          |                                        |  |  |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------|------------|--------------------------|----------------------------------------|--|--|
| Operation |                                                                                                                                                                                                 | ents of the de<br>nd following                                                                                                                                                                        |                                   |         |            |                          | ven address) and<br>bit value that is  |  |  |
| Flags     | <ul><li>Z Set</li><li>S Set</li><li>V Set</li><li>D Una</li></ul>                                                                                                                               | affected.<br>if the result<br>if the result<br>if arithmetic<br>affected.<br>affected.                                                                                                                | is negative                       | e; clea | red otherw |                          |                                        |  |  |
| Format    |                                                                                                                                                                                                 |                                                                                                                                                                                                       | Ву                                | vtes    | Cycles     | Op Code                  | Address Mode                           |  |  |
|           | орс                                                                                                                                                                                             | dst                                                                                                                                                                                                   |                                   | 2       | 8<br>8     | <b>(Hex)</b><br>80<br>81 | dst<br>RR<br>IR                        |  |  |
| Example   | Assume that $R0 = 12h$ , $R1 = 34h$ , $R2 = 30h$ , register $30h = 0Fh$ , and register $31h = 21h$ .                                                                                            |                                                                                                                                                                                                       |                                   |         |            |                          |                                        |  |  |
|           | DECW RR0 $\rightarrow$ R0 = 12h, R1 = 33h<br>DECW @R2 $\rightarrow$ Register 30h = 0Fh, register 31h = 20h<br>In the first example, destination register R0 contains the value 12h and register |                                                                                                                                                                                                       |                                   |         |            |                          |                                        |  |  |
|           |                                                                                                                                                                                                 | R1 as a 16-bi                                                                                                                                                                                         |                                   |         |            |                          | and the following<br>by 1, leaving the |  |  |
| Note      | together                                                                                                                                                                                        | A system malfunction can occur if you use a Zero flag (FLAGS.6) result together with a DECW instruction. To avoid this problem, Zilog recommends that you use DECW as shown in the following example: |                                   |         |            |                          |                                        |  |  |
|           | LOOP:                                                                                                                                                                                           | DECW<br>LD<br>OR<br>JR                                                                                                                                                                                | RR0<br>R2, R1<br>R2, R0<br>NZ, LC |         |            |                          |                                        |  |  |



# **Disable Interrupts**

| DI        |                                                                                                                                                                                                                                                                                 |       |        |                                       |  |  |  |  |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|---------------------------------------|--|--|--|--|
| Operation | SYM $(0) \leftarrow 0$                                                                                                                                                                                                                                                          |       |        |                                       |  |  |  |  |
|           | Bit 0 of the System Mode Control Register, SYM.0, is cleared to 0, globally disabling all interrupt processing. Interrupt requests will continue to set their respective interrupt pending bits; however, the CPU will not service them while interrupt processing is disabled. |       |        |                                       |  |  |  |  |
| Flags     | No flags are affected.                                                                                                                                                                                                                                                          |       |        |                                       |  |  |  |  |
| Format    |                                                                                                                                                                                                                                                                                 | Bytes | Cycles | Op Code                               |  |  |  |  |
|           | орс                                                                                                                                                                                                                                                                             | 1     | 4      | <b>(Hex)</b><br>8F                    |  |  |  |  |
| Example   | Assume that $SYM = 01h$ .                                                                                                                                                                                                                                                       |       |        |                                       |  |  |  |  |
|           | DI                                                                                                                                                                                                                                                                              |       |        |                                       |  |  |  |  |
|           | If the value of the SYM Register is 01h, the <i>DI</i> statement leaves the new value 00h in the register and clears SYM.0 to 0, disabling interrupt processing.                                                                                                                |       |        |                                       |  |  |  |  |
|           | Execute a DI instruction prio<br>Pending (IPR), and Interrupt                                                                                                                                                                                                                   | •     |        | terrupt Mask (IMR), Interrupt isters. |  |  |  |  |



# Divide (Unsigned)

| DIV       | dst, src                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Operation | dst $\div$ src<br>dst (UPPER) $\leftarrow$ REMAINDER<br>dst (LOWER) $\leftarrow$ QUOTIENT<br>The destination operand (16 bits) is divided by the source operand (8 bits). The<br>quotient (8 bits) is stored in the lower half of the destination. The remainder (8<br>bits) is stored in the upper half of the destination. When the quotient is $\ge 28$ , the<br>numbers stored in the upper and lower halves of the destination for quotient<br>and remainder are incorrect. Both operands are treated as unsigned integers.                                                                                                                                                                                                          |  |  |  |  |  |  |  |
| Flags     | <ul> <li>C Set if the V flag is set and quotient is between 2<sup>8</sup> and 2<sup>9</sup> − 1; cleared otherwise.</li> <li>Z Set if divisor or quotient = 0; cleared otherwise.</li> <li>S Set if MSB of quotient = 1; cleared otherwise.</li> <li>V Set if quotient is ≥ 28 or if divisor = 0; cleared otherwise.</li> <li>D Unaffected.</li> <li>H Unaffected.</li> </ul>                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
| Format    | BytesCyclesOp CodeAddress ModeOpcsrcdstsrcOpcsrcdst326/1094RRR26/1095RRIR26/1096RRIMNote: Execution takes 10 cycles if the divide-by-zero is attempted; otherwise it takes 26 cycles.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| Example   | Assume that $R0 = 10h$ , $R1 = 03h$ , $R2 = 40h$ , register $40h = 80h$ .<br>DIV RR0, $R2 \rightarrow R0 = 03h$ , $R1 = 40h$<br>DIV RR0, $@R2 \rightarrow R0 = 03h$ , $R1 = 20h$<br>DIV RR0, $\#20h \rightarrow R0 = 03h$ , $R1 = 80h$<br>In the first example, destination working register pair RR0 contains the values 10h<br>(R0) and 03h (R1), and register R2 contains the value 40h. The <i>DIV RR0</i> , <i>R2</i> state-<br>ment divides the 16-bit RR0 value by the 8-bit value of the R2 (source) register. After<br>the DIV instruction, R0 contains the value 03h and R1 contains 40h. The 8-bit<br>remainder is stored in the upper half of the destination register RR0 (R0) and the quo-<br>tient in the lower half (R1). |  |  |  |  |  |  |  |



### Decrement and Jump if NonZero

| DJNZ      | r, dst                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation | $r \leftarrow r - 1$                                                                                                                                                                                                                                                                                                                                                                                                                               |
|           | If $r \neq 0$ , PC $\leftarrow$ PC + dst                                                                                                                                                                                                                                                                                                                                                                                                           |
|           | The working register being used as a counter is decremented. If the contents of the register are not logic 0 after decrementing, the relative address is added to the program counter and control passes to the statement for which the address is now in the PC. The range of the relative address is $+127$ to $-128$ , and the original value of the PC is taken to be the address of the instruction byte following the <i>DJNZ</i> statement. |
| e e       | DJNZ instruction, the working register being used as a counter should be set at the ocation OCOh to OCFh with SRP, SRP0, or SRP1 instruction.                                                                                                                                                                                                                                                                                                      |

| Flags   | No flag                                                                                                                                                                                                                                                                             | s are affected. |           |                               |                  |                                          |  |  |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------|-------------------------------|------------------|------------------------------------------|--|--|
| Format  |                                                                                                                                                                                                                                                                                     |                 | Bytes     | Cycles                        | Op Code<br>(Hex) | Address Mode<br>dst                      |  |  |
|         | r   opc                                                                                                                                                                                                                                                                             | dst             | 2         | 8 (jump taken)<br>8 (no jump) | rA               | RA                                       |  |  |
| Example | Assume                                                                                                                                                                                                                                                                              | that $R1 = 021$ | n and LOO | P is the label of             | a relative a     | ddress.                                  |  |  |
|         | SRP                                                                                                                                                                                                                                                                                 | #0C0h           |           |                               |                  |                                          |  |  |
|         | DJNZ                                                                                                                                                                                                                                                                                | R1, LOOP        |           |                               |                  |                                          |  |  |
|         | DJNZ is typically used to control a loop of instructions. In many cases, a label<br>is used as the destination operand instead of a numeric relative address value.<br>In the example, working register R1 contains the value 02h, and LOOP is the<br>label for a relative address. |                 |           |                               |                  |                                          |  |  |
|         |                                                                                                                                                                                                                                                                                     |                 |           | •                             | •                | , leaving the value<br>zero, the jump is |  |  |

taken to the relative address specified by the LOOP label.



## Enable Interrupts

| EI                                        |                                                            |                          |                         |                                                                                                                                 |  |
|-------------------------------------------|------------------------------------------------------------|--------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------|--|
| Operation                                 | SYM (0) ← 1                                                |                          |                         |                                                                                                                                 |  |
|                                           | instruction allows interrupt tain highest priority). If an | ts to be servinterrupt's | viced as the pending bi | Register, SYM.0, to 1. This<br>ey occur (assuming they con-<br>t is set while interrupt process-<br>t will be serviced when you |  |
| Flags                                     | No flags are affected.                                     |                          |                         |                                                                                                                                 |  |
| Format                                    |                                                            | Bytes                    | Cycles                  | Op Code                                                                                                                         |  |
|                                           | Opc                                                        | 1                        | 4                       | <b>(Hex)</b><br>9F                                                                                                              |  |
|                                           |                                                            | ·                        | ·                       |                                                                                                                                 |  |
| En la |                                                            |                          |                         |                                                                                                                                 |  |

Example

Assume that SYM = 00h.

ΕI

If the SYM Register contains the value 00h, i.e., if interrupts are currently disabled, the *EI* statement sets the SYM Register to 01h, enabling all interrupts. (SYM.0 is the enable bit for global interrupt processing.)



### Enter

### ENTER

| Operation | SP  | $\leftarrow$ | SP-2   |
|-----------|-----|--------------|--------|
|           | @SP | $\leftarrow$ | IP     |
|           | IP  | ←            | PC     |
|           | PC  | ←            | @IP    |
|           | IP  | $\leftarrow$ | IP + 2 |

This instruction is useful when implementing threaded-code languages. The contents of the instruction pointer are pushed to the stack. The program counter (PC) value is then written to the instruction pointer. The program memory word that is pointed to by the instruction pointer is loaded into the PC, and the instruction pointer is incremented by two.

| Flags | No flags are affected. |
|-------|------------------------|
|-------|------------------------|

| Format |     | Bytes | Cycles | Op Code |
|--------|-----|-------|--------|---------|
|        |     |       |        | (Hex)   |
|        | орс | 1     | 14     | 1F      |

Example

Figure 47 shows an example of how to use an ENTER statement.



Figure 47. How to Use an ENTER Statement





## Exit

#### EXIT

| Operation | IP | $\leftarrow$ | @SP    |
|-----------|----|--------------|--------|
|           | SP | $\leftarrow$ | SP + 2 |
|           | PC | $\leftarrow$ | @IP    |
|           | IP | $\leftarrow$ | IP + 2 |

This instruction is useful when implementing threaded-code languages. The stack value is popped and loaded into the instruction pointer. The program memory word that is pointed to by the instruction pointer is then loaded into the program counter, and the instruction pointer is incremented by two.

| Flags | No flags are affected. |
|-------|------------------------|
|       |                        |

| Format |     | Bytes | Cycles              | Op Code |
|--------|-----|-------|---------------------|---------|
|        |     |       |                     | (Hex)   |
|        | орс | 1     | 14 (internal stack) | 2F      |
|        |     |       | 16 (internal stack) |         |

Example

Figure 48 shows an example of how to use an *EXIT* statement.



Figure 48. How to Use an EXIT Statement





# **Idle Operation**

| IDLE      |                                                                                        |       |        |         |  |
|-----------|----------------------------------------------------------------------------------------|-------|--------|---------|--|
| Operation | The IDLE instruction stops<br>tion to continue. Idle Mode<br>external reset operation. |       |        | •••     |  |
| Flags     | No flags are affected.                                                                 |       |        |         |  |
| Format    |                                                                                        | Bytes | Cycles | Op Code |  |
|           |                                                                                        |       |        | (Hex)   |  |
|           | орс                                                                                    | 1     | 4      | 6F      |  |
| <b>F</b>  |                                                                                        |       |        |         |  |

Example The IDLE instruction stops the CPU clock but not the system clock.



### Increment

| INC       | dst                                                                                                                                                                                                                                                                   |                                                                                           |                                                              |                       |                                                |                                      |                          |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------|------------------------------------------------|--------------------------------------|--------------------------|
| Operation | dst ← d<br>The con                                                                                                                                                                                                                                                    | st + 1<br>tents of the destin                                                             | nation o                                                     | operan                | d are incre                                    | mented by                            | l.                       |
| Flags     | <ul> <li>C Unaffected.</li> <li>Z Set if the result is 0; cleared otherwise.</li> <li>S Set if the result is negative; cleared otherwise.</li> <li>V Set if arithmetic overflow occurred; cleared otherwise.</li> <li>D Unaffected.</li> <li>H Unaffected.</li> </ul> |                                                                                           |                                                              |                       |                                                |                                      |                          |
| Format    |                                                                                                                                                                                                                                                                       |                                                                                           | Ву                                                           | tes                   | Cycles                                         | Op Code                              | Address Mode             |
|           | dst   sro                                                                                                                                                                                                                                                             | dst                                                                                       |                                                              | 1<br>2                | 4                                              | (Hex)<br>rE<br>r = 0 to F<br>20      | dst<br>r<br>R            |
| Example   | INC<br>INC<br>INC                                                                                                                                                                                                                                                     | that $R0 = 1Bh$ , re<br>R0<br>00h<br>@R0<br>rst example, if de<br><i>R0</i> statement lea | $\rightarrow$<br>$\rightarrow$<br>$\rightarrow$<br>estinatio | R0 =<br>Regis<br>R0 = | 1Ch<br>ster 00h =<br>1Bh, regis<br>king regist | 0Dh<br>ster 01h = 10<br>ter R0 conta | Dh<br>ins the value 1Bh, |

The next example shows the effect of an INC instruction on register 00h, assuming that it contains the value 0Ch.

In the third example, INC is used in Indirect Register (IR) Addressing Mode to increment the value of register 1Bh from 0Fh to 10h.



# **Increment Word**

| INCW      | dst                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Operation | dst $\leftarrow$ dst + 1<br>The contents of the destination (which must be an even address) and the byte<br>following that location are treated as a single 16-bit value that is incremented<br>by 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| Flags     | <ul> <li>C Unaffected.</li> <li>Z Set if the result is 0; cleared otherwise.</li> <li>S Set if the result is negative; cleared otherwise.</li> <li>V Set if arithmetic overflow occurred; cleared otherwise.</li> <li>D Unaffected.</li> <li>H Unaffected.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| Format    | BytesCyclesOp CodeAddress Modeopcdst28A0RR8A1IR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| Example   | Assume that $R0 = 1Ah$ , $R1 = 02h$ , register $02h = 0Fh$ , and register $03h = 0FFh$ .<br>INCW RR0 $\rightarrow$ R0 = 1Ah, R1 = 03h<br>INCW @R1 $\rightarrow$ Register 02h = 10h, register 03h = 00h<br>In the first example, the working register pair RR0 contains the value 1Ah in<br>register R0 and 02h in register R1. The <i>INCW RR0</i> statement increments the<br>16-bit destination by 1, leaving the value 03h in register R1. In the second<br>example, the <i>INCW @R1</i> statement uses Indirect Register (IR) Addressing<br>Mode to increment the contents of general register 03h from 0FFh to 00h and<br>register 02h from 0Fh to 10h. |  |  |  |  |  |
| an INCW   | n malfunction can occur if you use a Zero (Z) flag (FLAGS.6) result together with / instruction. To avoid this problem, Zilog recommends that you use INCW as the following example:                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |



| LOOP: | INCW | RR0      |
|-------|------|----------|
|       | LD   | R2, R1   |
|       | OR   | R2, R0   |
|       | JR   | NZ, LOOP |



## Interrupt Return

**IRET** IRET (Normal), IRET (FAST) **Operation** FLAGS  $\leftarrow$  @SP

| peration | FLAGS   | $\leftarrow$      | @SP    |
|----------|---------|-------------------|--------|
|          | SP      | $\leftarrow$      | SP + 1 |
|          | PC      | $\leftarrow$      | @SP    |
|          | SP      | $\leftarrow$      | SP + 2 |
|          | SYM (0) | $\leftarrow$      | 1      |
|          | PC      | $\leftrightarrow$ | IP     |
|          | FLAGS   | ←                 | FLAGS  |
|          | FIS     | $\leftarrow$      | 0      |
|          |         |                   |        |

This instruction is used at the end of an interrupt service routine. The Interrupt Return instruction restores the Flags Register and the program counter; It also reenables global interrupts. A *normal IRET* is executed only if the fast interrupt status bit (FIS, bit 1 of the Flags Register, OD5h) is cleared (= 0). If a fast interrupt occurred, IRET clears the FIS bit that is set at the beginning of the service routine.

**Flags** All flags are restored to their original settings (i.e., the settings before the interrupt occurred).

| Format | IRET (Normal) | Bytes | Cycles              | Op Code (Hex) |
|--------|---------------|-------|---------------------|---------------|
|        | орс           | 1     | 10 (internal stack) | BF            |
|        |               |       | 12 (internal stack) |               |
|        | IRET (Fast)   | Bytes | Cycles              | Op Code       |
|        | орс           | 1     | 6                   | BF            |

**Example** In Figure 49, the instruction pointer is initially loaded with 100h in the main program before interrupts are enabled. When an interrupt occurs, the program counter and instruction pointer are swapped which allows the PC to jump to address 100h and the IP to keep the return address.

The final instruction in the service routine normally is a jump to IRET at address FFh which allows the instruction pointer to be loaded with 100h again and the program counter to jump back to the main program. Now, the next interrupt can occur and the IP is still correct at 100h.









**Note:** In the fast interrupt example above, if the final instruction is not a jump to IRET, you must pay attention to the order of the final two instructions. The IRET cannot be immediately proceeded by a clearing of the interrupt status (as with a reset of the IPR Register).

>





## Jump

| JP        | cc, dst (Conditional)                                                                                                                                                                                                                                                                                                                                                                             |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JP        | dst (Unconditional)                                                                                                                                                                                                                                                                                                                                                                               |
| Operation | If cc is true, PC $\leftarrow$ dst                                                                                                                                                                                                                                                                                                                                                                |
|           | The conditional JUMP instruction transfers program control to the destination address if the condition specified by the condition code (cc) is true; otherwise, the instruction following the JP instruction is executed. The unconditional JP simply replaces the contents of the PC with the contents of the specified register pair. Control then passes to the statement addressed by the PC. |
| Flags     | No flags are affected.                                                                                                                                                                                                                                                                                                                                                                            |
| Format    |                                                                                                                                                                                                                                                                                                                                                                                                   |

|                       |     |    | Bytes <sup>1</sup> | Cycles | Op Code<br>(Hex) | Address Mode<br>dst |
|-----------------------|-----|----|--------------------|--------|------------------|---------------------|
| cc   opc <sup>2</sup> | ds  | st | 3                  | 8      | ccD              | DA                  |
|                       |     |    |                    | 6      | cc = 0 to F      |                     |
| орс                   | src |    | 2                  | 8      | 30               | IRR                 |
| Notes:                |     |    |                    |        |                  |                     |

Notes:

1. The 3-byte format is used for a conditional jump and the 2-byte format for an unconditional jump.

2. In the first byte of the three-byte instruction format (conditional jump), the condition code and the op code are both four bits.

| Example | Assume | e that the carry flag (C) | = 1, register $00 = 01h$ and register $01 = 20h$ . |
|---------|--------|---------------------------|----------------------------------------------------|
|         | JP     | C, LABEL_W $\rightarrow$  | LABEL_W = 1000h, PC = 1000h                        |

| JP | @00h  | $\rightarrow$ | PC = 0120h  |
|----|-------|---------------|-------------|
| JF | @0011 | $\rightarrow$ | PC - 012011 |

The first example shows a conditional JP. Assuming that the carry flag is 1, the JP C, LABEL\_W statement replaces the contents of the PC with the value 1000h and transfers control to that location. Had the carry flag not been set, control would then pass to the statement immediately following the JP instruction.

The second example shows an unconditional JP. The JP @00 statement replaces the contents of the PC with the contents of the register pair 00h and 01h, leaving the value 0120h.



# Jump Relative

| JR        | cc, dst                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                    |          |            |                |                 |                                                           |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------|------------|----------------|-----------------|-----------------------------------------------------------|
| Operation | <b>tion</b> If cc is true, $PC \leftarrow PC + dst$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                    |          |            |                |                 |                                                           |
|           | If the condition specified by the condition code (cc) is true, the relative address<br>is added to the program counter and control passes to the statement for which<br>the address is now in the program counter; otherwise, the instruction following<br>the JR instruction is executed; see the list of condition codes in <u>Table 29</u> on<br>page 93.<br>The range of the relative address is $\pm 127$ , $\pm 128$ , and the original value of the<br>program counter is taken to be the address of the first instruction byte following<br>the <i>JR</i> statement. |                                    |          |            |                |                 |                                                           |
|           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                    |          |            |                |                 |                                                           |
| Flags     | No flags                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | are affected.                      |          |            |                |                 |                                                           |
| Format    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                    |          | Bytes      | Cycles         | Op Code         | Address Mode                                              |
|           | *                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                    |          |            |                | (Hex)           | dst                                                       |
|           | cc   opc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | dst                                |          | 2          | 6              | ccb             | RA                                                        |
|           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                    |          |            |                | cc = 0 to F     |                                                           |
|           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | the first byte o<br>de are each fo |          |            | nstruction for | rmat, the condi | ition code and the op                                     |
| Example   | Assume t                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | hat the carry                      | flag =   | = 1 and L  | ABEL_X         | = 1FF7h.        |                                                           |
|           | JR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | C, LABEL_>                         | < _      | → PC       | = 1FF7h        |                 |                                                           |
|           | statement                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | t passes contr                     | rol to t | the stater | ment for w     | hich the addr   | <i>JR C, LABEL_X</i> ess is now in the build be executed. |





## Load

| LD        | dst, src             |             |            |           |            |              |            |            |  |  |  |  |
|-----------|----------------------|-------------|------------|-----------|------------|--------------|------------|------------|--|--|--|--|
| Operation | dst ← src            |             |            |           |            |              |            |            |  |  |  |  |
|           | The conte are unaffe |             | source are | loaded in | to the des | tination. Th | e source's | s contents |  |  |  |  |
| Flags     | No flags             | are affecte | d.         |           |            |              |            |            |  |  |  |  |
| Format    |                      |             |            | Bytes     | Cycles     | Op Code      | Addres     | s Mode     |  |  |  |  |
|           |                      |             |            |           |            | (Hex)        | dst        | src        |  |  |  |  |
|           | dst   src            | src         |            | 2         | 4          | rC           | r          | IM         |  |  |  |  |
|           | <u></u>              |             |            |           | 4          | r8           | r          | R          |  |  |  |  |
|           | src   opc            | dst         |            | 2         | 4          | r9           | R          | r          |  |  |  |  |
|           |                      |             |            |           |            | r = 0 to F   |            |            |  |  |  |  |
|           | орс                  | dst   src   |            | 2         | 4          | C7           | r          | Ir         |  |  |  |  |
|           |                      |             |            |           | 4          | D7           | lr         | r          |  |  |  |  |
|           | орс                  | src         | dst        | 3         | 6          | E4           | R          | R          |  |  |  |  |
|           |                      |             |            |           | 6          | E5           | R          | IR         |  |  |  |  |
|           | орс                  | dst         | SrC        | 3         | 6          | E6           | R          | IM         |  |  |  |  |
|           |                      |             |            |           | 6          | D6           | IR         | IM         |  |  |  |  |
|           | орс                  | src         | dst        | 3         | 6          | F5           | IR         | R          |  |  |  |  |
|           | орс                  | dst   src   | x          | 3         | 6          | 87           | r          | x[r]       |  |  |  |  |
|           | 000                  | ere I det   | v          | 3         | 6          | 97           | v[r]       |            |  |  |  |  |
|           | орс                  | src   dst   | х          | 3         | U          | 31           | x[r]       | r          |  |  |  |  |



**Example** Assume that R0 = 01h, R1 = 0Ah, register 00h = 01h, register 01h = 20h, register 02h = 02h, LOOP = 30h and register 3Ah = 0FFh.

LD R0, #10h  $\rightarrow$  R0 = 10h  $\rightarrow$  R0 = 20h, register 01h = 20h LD R0, 01h LD 01h, R0  $\rightarrow$  Register 01h = 01h, R0 = 01h → R1 = 20h, R0 = 01h LD R1, @R0 LD @R0, R1  $\rightarrow$  R0 = 01h, R1 = 0Ah, register 01h = 0Ah  $\rightarrow$  Register 00h = 20h, register 01h = 20h LD 00h, 01h LD 02h, @00h  $\rightarrow$  Register 02h = 20h, register 00h = 01h LD 00h, #0Ah  $\rightarrow$  Register 00h = 0Ah LD @00h, #10h  $\rightarrow$  Register 00h = 01h, register 01h = 10h LD @00h, 02h  $\rightarrow$  Register 00h = 01h, register 01h = 02, register 02h = 02hLD R0, #LOOP[R1]  $\rightarrow$  R0 = 0FFh, R1 = 0Ah LD #LOOP[R0], R1  $\rightarrow$  Register 31h = 0Ah, R0 = 01h, R1 = 0Ah



### Load Bit

| LDB       | dst, src.b                                                                               |                               |            |             |                   |            |           |
|-----------|------------------------------------------------------------------------------------------|-------------------------------|------------|-------------|-------------------|------------|-----------|
| LDB       | dst.b, src                                                                               |                               |            |             |                   |            |           |
| Operation | $dst(0) \leftarrow src(b)$<br>or<br>$dst(b) \leftarrow src(0)$                           |                               |            |             |                   |            |           |
|           | The specified bit o<br>bit 0 of the source<br>bits of the destinat                       | is loaded in                  | to the spe | ecified bit | of the desti      | nation. N  |           |
| Flags     | No flags are affect                                                                      | ted.                          |            |             |                   |            |           |
| Format    |                                                                                          |                               | Bytes      | Cycles      | Op Code           | Addres     | s Mode    |
|           |                                                                                          |                               |            |             | (Hex)             | dst        | src       |
|           | opc dst   b                                                                              | 0 src                         | 3          | 6           | 47                | r0         | Rb        |
|           | opc src   b                                                                              |                               | 3          | 6           | 47                | Rb         | r0        |
|           | Note: In the second<br>is four bits, th<br>in length.                                    |                               |            |             |                   |            |           |
| Example   | Assume that R0 =                                                                         | 06h and gei                   | neral regi | ister 00h = | =05h.             |            |           |
|           | LDB R0, 00h.2                                                                            | $\rightarrow$ RC              | ) = 07h, r | egister 00  | h = 05h           |            |           |
|           | LDB 00h.0, R0                                                                            | $\rightarrow$ RC              | ) = 06h, r | egister 00  | h = 04h           |            |           |
|           | In the first exampl<br>and the source gen<br>loads the bit 2 valu<br>value 07h in regist | eral register<br>e of the 00h | 00h the    | value 05h   | . The <i>LD R</i> | 0, 00h.2 s | statement |
|           | In the second exam<br>ment loads bit 0 of<br>ister, leaving 04h                          | register R0                   | to the sp  | ecified bi  |                   |            |           |



# Load Memory

LDC/LDE dst, src

Operation dst ← src

> This instruction loads a byte from program or data memory into a working register or vice-versa. The source values are unaffected. LDC refers to program memory and LDE to data memory. The assembler causes Irr or rr values to be even numbers for program memory and odd numbers for data memory.

Flags No flags are affected.

#### Format

|     |            |              |         | Bytes | Cycles | Op Code | Addres | s Mode |
|-----|------------|--------------|---------|-------|--------|---------|--------|--------|
|     |            |              |         |       |        | (Hex)   | dst    | src    |
| орс | dst   src  |              |         | 2     | 10     | C3      | r      | Irr    |
|     |            |              |         |       |        |         |        |        |
| орс | src   dst  |              |         | 2     | 10     | D3      | Irr    | r      |
| -   | 1          | 1            | 1       |       |        |         |        |        |
| орс | dst   src  | XS           | ]       | 3     | 12     | E7      | r      | XS[rr] |
|     |            |              | ו       |       |        |         |        |        |
| орс | src   dst  | XS           | J       | 3     | 12     | F7      | XS[rr] | r      |
|     |            |              |         |       |        |         |        |        |
| орс | dst   src  | XLL          | XLH     | 4     | 14     | A7      | r      | XL[rr] |
|     |            | 2011         |         |       |        |         |        |        |
| орс | src   dst  | XLL          | XLH     | 4     | 14     | B7      | XL[rr] | r      |
|     |            | <b></b>      | <b></b> |       |        | . –     |        |        |
| орс | dst   0000 | DAL          | DAH     | 4     | 14     | A7      | r      | DA     |
|     | 1 0 0 0 0  | <b>-</b> • • | <b></b> |       |        |         |        |        |
| орс | src   0000 | DAL          | DAH     | 4     | 14     | B7      | DA     | r      |

#### Notes:

- 1. The source (src) or working register pair[rr] for formats 5 and 6 cannot use register pair 0-1.
- 2. For formats 3 and 4, the destination address XS[rr] and the source address XS[rr] are each one byte.
- 3. For formats 5 and 6, the destination address XL[rr] and the source address XL[rr] are each two bytes.
- 4. The DA and r source values for formats 7 and 8 are used to address program memory; the second set of values, used in formats 9 and 10, are used to address data memory.



Zilog Embedded In Life An DXYS Company 142

|       |            |     |     | Bytes | Cycles | Op Code | Addres | s Mode |
|-------|------------|-----|-----|-------|--------|---------|--------|--------|
|       |            |     |     |       |        | (Hex)   | dst    | src    |
| орс   | dst   0001 | DAL | DAH | 4     | 14     | A7      | r      | DA     |
| орс   | src   0001 | DAL | DAH | 4     | 14     | B7      | DA     | r      |
| Notor |            |     |     |       |        |         |        |        |

Notes:

- 1. The source (src) or working register pair[rr] for formats 5 and 6 cannot use register pair 0–1.
- 2. For formats 3 and 4, the destination address XS[rr] and the source address XS[rr] are each one byte.
- 3. For formats 5 and 6, the destination address XL[rr] and the source address XL[rr] are each two bytes.
- 4. The DA and r source values for formats 7 and 8 are used to address program memory; the second set of values, used in formats 9 and 10, are used to address data memory.

**Example** Assume that R0 = 11h, R1 = 34h, R2 = 01h, R3 = 04h. Program memory locations 0103h = 4Fh, 0104h = 1A, 0105h = 6Dh, and 1104h = 88h. External data memory locations 0103h = 5Fh, 0104h = 2Ah, 0105h = 7Dh, and 1104h = 98h.

| LDC  | R0, @RR2        | ; R0 $\leftarrow$ contents of program memory location 0104h, R0 = Ah, R2 = 01h, R3 = 04h                                              |
|------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------|
| LDE  | R0, @RR2        | ; R0 $\leftarrow$ contents of external data memory<br>location 0104h, R0 = 2Ah, R2 = 01h, R3 = 04h                                    |
| LDC* | @RR2, R0        | ; 11h (contents of R0) is loaded into program memory location 0104h (RR2), working registers R0, R2, R3 $\rightarrow$ no change       |
| LDE  | @RR2, R0        | ; 11h (contents of R0) is loaded into external data memory location 0104h (RR2), working registers R0, R2, R3 $\rightarrow$ no change |
| LDC  | R0, #01h[RR2]   | ; R0 $\leftarrow$ contents of program memory location<br>0105h (01h + RR2), R0 = 6Dh, R2 = 01h, R3 =<br>04h                           |
| LDE  | R0, #01h[RR2]   | ; R0 $\leftarrow$ contents of external data memory<br>location 0105h (01h + RR2), R0 = 7Dh, R2 =<br>01h, R3 = 04h                     |
| LDC* | #01h[RR2], R0   | ; 11h (contents of R0) is loaded into program memory location 0105h (01h + 0104h)                                                     |
| LDE  | #01h[RR2], R0   | ; 11h (contents of R0) is loaded into external data memory location 0105h (01h + 0104h)                                               |
| LDC  | R0, #1000h[RR2] | ; R0 ← contents of program memory location<br>1104h (1000h + 0104h), R0 = 88h, R2 = 01h, R3<br>= 04h                                  |



| LDE  | R0, #1000h[RR2] | ; R0 $\leftarrow$ contents of external data memory<br>location 1104h (1000h + 0104h), R0 = 98h, R2 =<br>01h, R3 = 04h |
|------|-----------------|-----------------------------------------------------------------------------------------------------------------------|
| LDC  | R0, 1104h       | ; R0 $\leftarrow$ contents of program memory location 1104h, R0 = 88h                                                 |
| LDE  | R0, 1104h       | ; 0 ← contents of external data memory location 1104h, R0 = 98h                                                       |
| LDC* | 1105h, R0       | ; 11h (contents of R0) is loaded into program memory location 1105h, (1105h) $\leftarrow$ 11h                         |
| LDE  | 1105h, R0       | ; 11h (contents of R0) is loaded into external data memory location 1105h, (1105h) $\leftarrow$ 11h                   |

**Note:** \*The above instructions are not supported by masked ROM-type devices.

>



## Load Memory and Decrement

| LDCD/LDED | dst, src                                                                                                                                                                                                                                                                                                                                                                            |                                      |                                               |            |                    |              |                   |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------------------------------|------------|--------------------|--------------|-------------------|
| Operation | $dst \leftarrow sre$                                                                                                                                                                                                                                                                                                                                                                | c                                    |                                               |            |                    |              |                   |
|           | $rr \leftarrow rr - 1$                                                                                                                                                                                                                                                                                                                                                              |                                      |                                               |            |                    |              |                   |
|           | These instructions are used for user stacks or block transfers of data from pro-<br>gram or data memory to the register file. The address of the memory location is<br>specified by a working register pair. The contents of the source location are<br>loaded into the destination location. The memory address is then decremented.<br>The contents of the source are unaffected. |                                      |                                               |            | ocation is         |              |                   |
|           | LDCD references program memory and LDED references external data mem-<br>ory. The assembler causes Irr to be an even number for program memory and<br>an odd number for data memory.                                                                                                                                                                                                |                                      |                                               |            |                    |              |                   |
| Flags     | No flags are affected.                                                                                                                                                                                                                                                                                                                                                              |                                      |                                               |            |                    |              |                   |
| Format    |                                                                                                                                                                                                                                                                                                                                                                                     |                                      | Bytes                                         | Cycles     | Op Code            | Addres       | ss Mode           |
|           | орс                                                                                                                                                                                                                                                                                                                                                                                 | dst   src                            | 2                                             | 10         | <b>(Hex)</b><br>E2 | dst<br>r     | <b>src</b><br>Irr |
| Example   |                                                                                                                                                                                                                                                                                                                                                                                     | that $R6 = 10h$ ,<br>and external da | ,                                             | , <b>1</b> | 0                  | ory location | o <b>n</b> 1033h  |
|           | LDCD R8, @RR6 ; 0CDh (contents of program memory location 1033h is loaded into R8 and RR6 is decremented by 1, R8 = 0CDh, R6 = 10h, R7 = 32h (RR6 $\leftarrow$ RR6 – 1).                                                                                                                                                                                                            |                                      |                                               | by 1, R8 = |                    |              |                   |
|           | LDED                                                                                                                                                                                                                                                                                                                                                                                | R8, @RR6                             | ; 0DDh (cont<br>loaded into F<br>RR6 – 1), R8 | R8 and RR6 | is decreme         | ented by     |                   |
|           |                                                                                                                                                                                                                                                                                                                                                                                     |                                      |                                               |            |                    |              |                   |



# Load Memory and Increment

| LDCI/LDEI         | dst, src                            |                                                                                                                                                                                                                                                                                                                                                                                                   |                                        |                                                           |                                                                       |                                                                   |                |
|-------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------|----------------|
| Operation         | dst ← sro                           | 2                                                                                                                                                                                                                                                                                                                                                                                                 |                                        |                                                           |                                                                       |                                                                   |                |
|                   | $rr \leftarrow rr +$                | $rr \leftarrow rr + 1$                                                                                                                                                                                                                                                                                                                                                                            |                                        |                                                           |                                                                       |                                                                   |                |
|                   | gram or o<br>specified<br>loaded in | These instructions are used for user stacks or block transfers of data from pro-<br>gram or data memory to the register file. The address of the memory location is<br>specified by a working register pair. The contents of the source location are<br>loaded into the destination location. The memory address is then incremented<br>automatically. The contents of the source are unaffected. |                                        |                                                           |                                                                       |                                                                   |                |
|                   | assemble                            | LDCI refers to program memory and LDEI refers to external data memory. The assembler causes Irr to be an even number for program memory and an odd number for data memory.                                                                                                                                                                                                                        |                                        |                                                           |                                                                       |                                                                   |                |
| Flags             | No flags                            | are affected.                                                                                                                                                                                                                                                                                                                                                                                     |                                        |                                                           |                                                                       |                                                                   |                |
|                   |                                     |                                                                                                                                                                                                                                                                                                                                                                                                   |                                        |                                                           |                                                                       |                                                                   |                |
| Format            |                                     |                                                                                                                                                                                                                                                                                                                                                                                                   | Bytes                                  | Cycles                                                    | Op Code                                                               | Address                                                           | Mode           |
| Format            |                                     |                                                                                                                                                                                                                                                                                                                                                                                                   | Bytes                                  | Cycles                                                    | Op Code<br>(Hex)                                                      | Address<br>dst                                                    | Mode<br>src    |
| Format            | орс                                 | dst   src                                                                                                                                                                                                                                                                                                                                                                                         | Bytes<br>2                             | Cycles                                                    | -                                                                     |                                                                   |                |
| Format<br>Example | Assume<br>1033h =                   | that $R6 = 10h$ ,                                                                                                                                                                                                                                                                                                                                                                                 | 2<br>R7 = 33h, R8 =<br>44h = 0C5h, ext | <b>10</b><br>= 12h, pro                                   | (Hex)<br>E3                                                           | dst<br>r                                                          | src<br>Irr     |
|                   | Assume<br>1033h =                   | that $R6 = 10h$ , 0CDh and 103                                                                                                                                                                                                                                                                                                                                                                    | 2<br>R7 = 33h, R8 =<br>44h = 0C5h, ext | 10<br>= 12h, pro<br>ernal data<br>nts of prog<br>R8 and R | (Hex)<br>E3<br>ogram memor<br>memory lo<br>gram memor<br>R6 is incren | dst<br>r<br>ory locatio<br>cations 10<br>ry location<br>nented by | src<br>Irr<br> |



# Load Memory with PreDecrement

| LDCPD/<br>LDEPD | dst, src                                                                                                                                                                                                                                                                                                                                                   |                                                      |             |             |        |        |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------|-------------|--------|--------|
| Operation       | $rr \leftarrow rr - 1$                                                                                                                                                                                                                                                                                                                                     |                                                      |             |             |        |        |
|                 | dst ← src                                                                                                                                                                                                                                                                                                                                                  |                                                      |             |             |        |        |
|                 | These instructions are used for block transfers of data from program or data<br>memory from the register file. The address of the memory location is specified<br>by a working register pair and is first decremented. The contents of the source<br>location are then loaded into the destination location. The contents of the<br>source are unaffected. |                                                      |             |             |        |        |
|                 | LDCPD refers to prog<br>ory. The assembler can<br>an odd number for ext                                                                                                                                                                                                                                                                                    | uses Irr to be an e                                  | even numl   |             |        |        |
| Flags           | No flags are affected.                                                                                                                                                                                                                                                                                                                                     |                                                      |             |             |        |        |
| Format          |                                                                                                                                                                                                                                                                                                                                                            | Bytes                                                | Cycles      | Op Code     | Addres | s Mode |
|                 |                                                                                                                                                                                                                                                                                                                                                            |                                                      |             | (Hex)       | dst    | src    |
|                 | opc dst   src                                                                                                                                                                                                                                                                                                                                              | 2                                                    | 14          | F2          | Irr    | r      |
| Example         | Assume that $R0 = 77h$                                                                                                                                                                                                                                                                                                                                     | n, R6 = 30h and I                                    | R7 = 00h.   |             |        |        |
|                 | LDCPD @RR6, R0                                                                                                                                                                                                                                                                                                                                             | ; (RR6 ← RR6 ←<br>program memo<br>77h, R6 = 2Fh,     | ry location | n 2FFFh (30 | ,      |        |
|                 | LDEPD @RR6, R0                                                                                                                                                                                                                                                                                                                                             | ; (RR6 ← RR6 ←<br>external data m<br>= 77h, R6 = 2Fl | emory loc   | ation 2FFF  | ,      |        |



# Load Memory with PreIncrement

| LDCPI/<br>LDEPI | dst, src                                                                                                                                                                                                                                                                                                                                              |                                                   |              |             |        |        |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--------------|-------------|--------|--------|
| Operation       | $rr \leftarrow rr + 1$                                                                                                                                                                                                                                                                                                                                |                                                   |              |             |        |        |
|                 | dst ← src                                                                                                                                                                                                                                                                                                                                             |                                                   |              |             |        |        |
|                 | These instructions are used for block transfers of data from program or data<br>memory from the register file. The address of the memory location is specified<br>by a working register pair and is first incremented. The contents of the source<br>location are loaded into the destination location. The contents of the source are<br>unaffected. |                                                   |              |             |        |        |
|                 | LDCPI refers to program memory and LDEPI refers to external data memory.<br>The assembler causes Irr to be an even number for program memory and an<br>odd number for data memory.                                                                                                                                                                    |                                                   |              |             |        |        |
| Flags           | No flags are affected.                                                                                                                                                                                                                                                                                                                                |                                                   |              |             |        |        |
| Format          |                                                                                                                                                                                                                                                                                                                                                       | Bytes                                             | Cycles       | Op Code     | Addres | s Mode |
|                 |                                                                                                                                                                                                                                                                                                                                                       |                                                   |              | (Hex)       | dst    | src    |
|                 | opc dst   src                                                                                                                                                                                                                                                                                                                                         | 2                                                 | 14           | F3          | Irr    | r      |
| Example         | Assume that $R0 = 7FI$                                                                                                                                                                                                                                                                                                                                | h, R6 = 21h and                                   | R7 = off     | n.          |        |        |
|                 | LDCPI @RR6, R0                                                                                                                                                                                                                                                                                                                                        | ; (RR6 ← RR6<br>program memo<br>7Fh, R6 = 22h,    | ory location | n 2200h (21 |        |        |
|                 | LDEPD @RR6, R0                                                                                                                                                                                                                                                                                                                                        | ; (RR6 ← RR6<br>external data m<br>= 7Fh, R6 = 22 | emory loc    | ation 2200h | ,      |        |



## Load Word

| LDW       | dst, src           | dst, src  |         |               |          |            |                              |            |          |
|-----------|--------------------|-----------|---------|---------------|----------|------------|------------------------------|------------|----------|
| Operation | $dst \leftarrow s$ |           | ×.1     | (             | 1)       | 1 1 1 .    | , ,1 1 ,*                    |            |          |
|           |                    | the sour  |         | · ·           |          | loaded in  | to the destin                | nation. Th | e con-   |
| Flags     | No flag            | gs are af | fected. |               |          |            |                              |            |          |
| Format    |                    |           |         |               | Bytes    | Cycles     | Op Code                      | Address    | s Mode   |
|           |                    |           |         |               |          |            | (Hex)                        | dst        | src      |
|           | орс                | src       | dst     |               | 3        | 8          | C4                           | RR         | RR       |
|           | 1                  | 1 1       |         |               |          | 8          | C5                           | RR         | IR       |
|           | орс                | dst       | sr      | С             | 4        | 8          | C6                           | RR         | IML      |
| Example   |                    |           | ,       |               |          |            | = 02h, regis<br>03h = 0Fh    |            | Ah, reg- |
|           | LDW                | RR6, F    | RR4     | $\rightarrow$ | R6 = 06h | n, R7 = 1C | ch, R4 = 06l                 | n, R5 = 10 | Ch.      |
|           | LDW                | 00h, 02   | 2h      | $\rightarrow$ |          |            | n, register 0<br>r 03h = 0Fh |            | register |
|           | LDW                | RR2, @    | )<br>R7 | $\rightarrow$ | R2 = 03h | n, R3 = 0F | <sup>r</sup> h.              |            |          |
|           | LDW                | 04h, @    | )01h    | $\rightarrow$ | Register | 04h = 03l  | n, register 0                | 5h = 0Fh.  |          |
|           | LDW                | RR6, #    | 1234h   | $\rightarrow$ | R6 = 12h | n, R7 = 34 | h.                           |            |          |
|           | LDW                | 02h, #0   | DFEDh   | $\rightarrow$ | Register | 02h = 0Fl  | h, register 0                | 3h = 0ED   | h.       |
|           | T d                |           | 1       | .1 77         |          |            | . 1 1 . 1                    |            | 6.4      |

In the second example, the *LDW 00h*, *02h* statement loads the contents of the source word 02h, 03h into the destination word 00h, 01h. This instruction leaves the value 03h in general register 00h and the value 0Fh in register 01h.

The other examples show how to use the LDW instruction with multiple addressing modes and formats.



# Multiply (Unsigned)

| MULT      | dst,                  | dst, src                                                                                                                                                                                                                                                                |             |                                           |            |        |         |     |        |
|-----------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------|------------|--------|---------|-----|--------|
| Operation | dst ∢                 | ⊢ dst                                                                                                                                                                                                                                                                   | × src       |                                           |            |        |         |     |        |
|           | by t<br>pair          | The 8-bit destination operand (even register of the register pair) is multiplied<br>by the source operand (8 bits) and the product (16 bits) is stored in the register<br>pair specified by the destination address. Both operands are treated as unsigned<br>integers. |             |                                           |            |        |         |     |        |
| Flags     | C<br>Z<br>S<br>V<br>D | Set<br>Set<br>Clea                                                                                                                                                                                                                                                      | if the resu | > 255; cle<br>lt is 0; clea<br>the result | ared other | wise.  | erwise. |     |        |
|           | Н                     | 0.000                                                                                                                                                                                                                                                                   | iffected.   |                                           |            |        |         |     |        |
| Format    |                       |                                                                                                                                                                                                                                                                         |             |                                           | Bytes      | Cycles | •       |     | s Mode |
|           |                       |                                                                                                                                                                                                                                                                         | I           |                                           |            |        | (Hex)   | dst | src    |
|           | C                     | рс                                                                                                                                                                                                                                                                      | src         | dst                                       | 3          | 22     | 84      | RR  | R      |
|           |                       |                                                                                                                                                                                                                                                                         |             |                                           |            | 22     | 85      | RR  | IR     |

**Example** Assume that Register 00h = 20h, register 01h = 03h, register 02h = 09h, register 03h = 06h.

| MULT | 00h, 02h  | $\rightarrow$ | Register 00h = 01h, register 01h = 20h,<br>register 02h = 09h. |
|------|-----------|---------------|----------------------------------------------------------------|
| MULT | 00h, @01h | $\rightarrow$ | Register 00h = 00h, register 01h = 0C0h.                       |
| MULT | 01h, @02h | $\rightarrow$ | Register 00h = 06h, register 01h = 00h.                        |

22

86

RR

IM

In the first example, the *MULT 00h*, *02h* statement multiplies the 8-bit destination operand (in the register 00h of the register pair 00h, 01h) by the source register 02h operand (09h). The 16-bit product, 0120h, is stored in the register pair 00h, 01h.





### Next

| NEXT      |                                                                                                                                                                                                                                                  |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation | $PC \leftarrow (a) IP$                                                                                                                                                                                                                           |
|           | $IP \leftarrow IP + 2$                                                                                                                                                                                                                           |
|           | The NEXT instruction is useful when implementing threaded-code languages.<br>The program memory word that is pointed to by the instruction pointer is<br>loaded into the program counter. The instruction pointer is then incremented by<br>two. |
| Flags     | No flags are affected.                                                                                                                                                                                                                           |
| Format    | Bytes Cycles Op Code<br>(Hex)                                                                                                                                                                                                                    |
|           | opc 1 10 0F                                                                                                                                                                                                                                      |

**Example** Figure 50 shows an example of how to use the NEXT instruction.









# **No Operation**

| NOP       |                                                                                                                                                                    |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation | No action is performed when the CPU executes this instruction. Typically, one or more NOPs are executed in sequence to effect a timing delay of variable duration. |
| Flags     | No flags are affected.                                                                                                                                             |
| Format    | Bytes Cycles Op Code<br>(Hex)                                                                                                                                      |
|           | opc 1 4 FF                                                                                                                                                         |
| Fxample   | When the NOP instruction is encountered in a program, no operation occurs                                                                                          |

**Example** When the NOP instruction is encountered in a program, no operation occurs. Instead, there is a delay in instruction execution time.



# Logical OR

| OR        | dst,             | src                                                                                                          |                                 |                           |                              |          |         |
|-----------|------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------|---------------------------|------------------------------|----------|---------|
| Operation | dst ·            | ← dst OR src                                                                                                 |                                 |                           |                              |          |         |
|           | resu<br>The      | source operand is logi-<br>ilt is stored in the destin<br>OR operation results in<br>bits in the two operand | nation. The c<br>n a 1 being st | contents of<br>tored when | f the source<br>never either | are unaf | fected. |
| Flags     | C<br>Z<br>S<br>V | Unaffected.<br>Set if the result is 0;<br>Set if the result bit 7<br>Always cleared to 0.                    |                                 |                           | se.                          |          |         |
|           | D<br>H           | Unaffected.<br>Unaffected.                                                                                   |                                 |                           |                              |          |         |
| Format    |                  |                                                                                                              | Bytes                           | Cycles                    | Op Code                      | Addres   | s Mode  |
|           |                  |                                                                                                              |                                 |                           | (Hex)                        | dst      | src     |
|           | C                | opc dst   src                                                                                                | 2                               | 4                         | 42                           | r        | r       |
|           |                  |                                                                                                              |                                 | c                         | 40                           | -        | - ا     |

| - 1      |     |     | _ | -      |          | -      | -       |
|----------|-----|-----|---|--------|----------|--------|---------|
| <u>.</u> |     |     |   | 6      | 43       | r      | lr      |
| орс      | SrC | dst | 3 | 6<br>6 | 44<br>45 | R<br>R | R<br>IR |
| орс      | dst | SrC | 3 | 6      | 46       | R      | IM      |

Example Assume that R0 = 15h, R1 = 2Ah, R2 = 01h, register 00h = 08h, register 01h= 37h and register 08h = 8Ah.

| OR | R0, R1    | $\rightarrow$ | R0 = 3Fh, R1 = 2Ah.                      |
|----|-----------|---------------|------------------------------------------|
| OR | R0, @R2   | $\rightarrow$ | R0 = 37h, R2 = 01h, register 01h = 37h.  |
| OR | 00h, 01h  | $\rightarrow$ | Register 00h = 3Fh, register 01h = 37h.  |
| OR | 01h, @00h | $\rightarrow$ | Register 00h = 08h, register 01h = 0BFh. |
| OR | 00h, #02h | $\rightarrow$ | Register 00h = 0Ah.                      |



In the first example, if working register R0 contains the value 15h and register R1 the value 2Ah, the *OR R0, R1* statement logical-ORs the R0 and R1 register contents and stores the result (3Fh) in destination register R0.

The other examples show the use of the logical OR instruction with multiple addressing modes and formats.





## **Pop from Stack**

| ADC       | dst                                                                                                                      |                                                                                                                                          |          |           |            |                  |                |
|-----------|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------|------------|------------------|----------------|
| Operation | dst ← @S                                                                                                                 | SP                                                                                                                                       |          |           |            |                  |                |
|           | $SP \leftarrow SP$                                                                                                       | + 1                                                                                                                                      |          |           |            |                  |                |
|           |                                                                                                                          | The contents of the location addressed by the stack pointer are loaded into the destination. The stack pointer is then incremented by 1. |          |           |            |                  |                |
| Flags     | No flags                                                                                                                 | are affected                                                                                                                             | d.       |           |            |                  |                |
| Format    |                                                                                                                          |                                                                                                                                          |          | Bytes     | Cycles     | Op Code          | Address Mode   |
|           |                                                                                                                          |                                                                                                                                          |          |           |            | (Hex)            | dst            |
|           | орс                                                                                                                      | dst                                                                                                                                      |          | 2         | 8          | 50               | R              |
|           | <u> </u>                                                                                                                 | 1]                                                                                                                                       |          |           | 8          | 51               | IR             |
| Example   | Assume that Register $00h = 01h$ , register $01h = 1Bh$ , SPH (0D8h) = 0<br>(0D9h) = 0FBh and stack register 0FBh = 55h. |                                                                                                                                          |          |           |            | 0D8h) = 00h, SPL |                |
|           | POP 0                                                                                                                    | 0h →                                                                                                                                     | Register | r 00h = 5 | 5h, SP = ( | 00FCh.           |                |
|           | POP (                                                                                                                    | ©00h →                                                                                                                                   | -        |           |            |                  | h, SP = 00FCh. |
|           |                                                                                                                          |                                                                                                                                          |          | •         |            |                  |                |

In the first example, general register 00h contains the value 01h. The *POP 00h* statement loads the contents of location 00FBh (55h) into destination register 00h and then increments the stack pointer by 1. Register 00h then contains the value 55h and the SP points to location 00FCh.



# Pop User Stack (Decrementing)

| POPUD     | dst, src                                                                                                                                                                                                               |                             |     |                      |            |               |             |            |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----|----------------------|------------|---------------|-------------|------------|
| Operation | dst ← src                                                                                                                                                                                                              |                             |     |                      |            |               |             |            |
|           | IR ← IR -                                                                                                                                                                                                              | - 1                         |     |                      |            |               |             |            |
|           | This instruction is used for user-defined stacks in the register file. Th<br>of the register file location addressed by the user stack pointer are los<br>the destination. The user stack pointer is then decremented. |                             |     |                      |            |               |             |            |
| Flags     | No flags                                                                                                                                                                                                               | are affected                | l.  |                      |            |               |             |            |
| Format    |                                                                                                                                                                                                                        |                             |     | Bytes                | Cycles     | Op Code       | Addres      | s Mode     |
|           |                                                                                                                                                                                                                        |                             |     |                      |            | (Hex)         | dst         | src        |
|           | орс                                                                                                                                                                                                                    | SrC                         | dst | 3                    | 8          | 92            | R           | IR         |
| Example   |                                                                                                                                                                                                                        | nat Register<br>egister 02h |     | 12h (user            | stack poir | nter register | ), register | 42h =      |
|           | POPUD                                                                                                                                                                                                                  | 02h, @00                    | h → | Register<br>42h = 6F |            | h, register 0 | 2h = 6Fh    | , register |

If general register 00h contains the value 42h and register 42h the value 6Fh, the *POPUD 02h*, @00h statement loads the contents of register 42h into the destination register 02h. The user stack pointer is then decremented by 1, leaving the value 41h.



# Pop User Stack (Incrementing)

| POPUI     | dst, src                                                                                                                                                                                                                                |                        |     |       |           |                           |                 |            |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|-------|-----------|---------------------------|-----------------|------------|
| Operation | dst ← src                                                                                                                                                                                                                               |                        |     |       |           |                           |                 |            |
|           | $IR \leftarrow IR +$                                                                                                                                                                                                                    | - 1                    |     |       |           |                           |                 |            |
|           | The POPUI instruction is used for user-defined stacks in the register file. The contents of the register file location addressed by the user stack pointer are loaded into the destination. The user stack pointer is then incremented. |                        |     |       |           |                           |                 |            |
| Flags     | No flags a                                                                                                                                                                                                                              | re affected            | d.  |       |           |                           |                 |            |
| Format    |                                                                                                                                                                                                                                         |                        |     | Bytes | Cycles    | Op Code                   | Addres          | s Mode     |
|           | орс                                                                                                                                                                                                                                     | src                    | dst | ] 3   | 8         | <b>(Hex)</b><br>93        | <b>dst</b><br>R | src<br>IR  |
| Example   | Assume th<br>POPUI                                                                                                                                                                                                                      | at Registe<br>02h, @00 |     |       | 00h = 02l | h = 70h.<br>h, register 0 | 1h = 70h,       | , register |
|           |                                                                                                                                                                                                                                         |                        |     |       |           |                           |                 |            |

If general register 00h contains the value 01h and register 01h the value 70h, the *POPUI 02h*, @00h statement loads the value 70h into the destination general register 02h. The user stack pointer (register 00h) is then incremented by 1, changing its value from 01h to 02h.





## **Push to Stack**

| PUSH      | src                |                                                                                                                                                                                                                               |               |      |                                            |                |                 |  |
|-----------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|--------------------------------------------|----------------|-----------------|--|
| Operation | $SP \leftarrow SI$ | <b>P</b> – 1                                                                                                                                                                                                                  |               |      |                                            |                |                 |  |
|           | @SP ←              | src                                                                                                                                                                                                                           |               |      |                                            |                |                 |  |
|           | of the so          | A PUSH instruction decrements the stack pointer value and loads the contents of the source (src) into the location addressed by the decremented stack pointer. The operation then adds the new value to the top of the stack. |               |      |                                            |                |                 |  |
| Flags     | No flags           | s are affec                                                                                                                                                                                                                   | ted.          |      |                                            |                |                 |  |
| Format    |                    |                                                                                                                                                                                                                               | Ву            | tes  | Cycles                                     | Op Code        | Address Mode    |  |
|           |                    |                                                                                                                                                                                                                               |               |      |                                            | (Hex)          | dst             |  |
|           | орс                | src                                                                                                                                                                                                                           |               | 2    | 8 (internal clock)                         | 70             | R               |  |
|           |                    |                                                                                                                                                                                                                               | _             |      | 8 (external clock)                         |                |                 |  |
|           |                    |                                                                                                                                                                                                                               |               |      | 8 (internal clock)                         |                |                 |  |
|           |                    |                                                                                                                                                                                                                               |               |      | 8 (external clock)                         | 71             | IR              |  |
| Example   | Assume<br>00h.     | that Regis                                                                                                                                                                                                                    | ster 4        | 0h = | 4Fh, register 4Fh =                        | = 0aah, SPH    | = 00h and SPL = |  |
|           | PUSH               | 40h                                                                                                                                                                                                                           | $\rightarrow$ |      | gister 40h = 4Fh, sta<br>FFh, SPL = 0FFh.  | ack register ( | )FFh = 4Fh, SPH |  |
|           | PUSH               | @40h                                                                                                                                                                                                                          | $\rightarrow$ |      | gister 40h = 4Fh, re<br>ister 0FFh = 0AAh, | •              |                 |  |
|           |                    | In the first example, if the stack pointer contains the value 0000h, and general                                                                                                                                              |               |      |                                            |                |                 |  |

In the first example, if the stack pointer contains the value 0000h, and general register 40h the value 4Fh, the *PUSH 40h* statement decrements the stack pointer from 0000 to 0FFFFh. It then loads the contents of register 40h into location 0FFFFh and adds this new value to the top of the stack.



## Push User Stack (Decrementing)

| PUSHUD    | dst, src                                                                                                                                                                                                                        |             |       |                           |         |          |        |  |  |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|---------------------------|---------|----------|--------|--|--|
| Operation | $IR \leftarrow IR -$                                                                                                                                                                                                            | 1           |       |                           |         |          |        |  |  |
|           | $dst \gets src$                                                                                                                                                                                                                 |             |       |                           |         |          |        |  |  |
|           | This instruction is used to address user-defined stacks in the register file.<br>PUSHUD decrements the user stack pointer and loads the contents of the<br>source into the register addressed by the decremented stack pointer. |             |       |                           |         |          |        |  |  |
| Flags     | No flags ar                                                                                                                                                                                                                     | e affected. |       |                           |         |          |        |  |  |
| Format    |                                                                                                                                                                                                                                 |             | Bytes | Cycles                    | Op Code | Addres   | s Mode |  |  |
|           |                                                                                                                                                                                                                                 |             |       |                           | (Hex)   | dst      | src    |  |  |
|           | орс                                                                                                                                                                                                                             | dst src     | 3     | 8                         | 82      | IR       | R      |  |  |
| Example   | Assume that Register 00h = 03h, register 01h = 05h, and register 02h = 1Ah.                                                                                                                                                     |             |       |                           |         |          |        |  |  |
|           | PUSHUD                                                                                                                                                                                                                          | @00h, 01h — | -     | ter 00h = (<br>er 02h = 0 | -       | 01h = 05 | n,     |  |  |
|           | 10.1                                                                                                                                                                                                                            | . 1         | •     | G                         | 1       |          |        |  |  |

If the user stack pointer (register 00h, for example) contains the value 03h, the *PUSHUD @00h, 01h* statement decrements the user stack pointer by 1, leaving the value 02h. The 01h register value, 05h, is then loaded into the register addressed by the decremented user stack pointer.



# Push User Stack (Incrementing)

| PUSHUI    | dst, src             |                                                                                                                                                                                                                                       |           |           |                           |                      |            |          |
|-----------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|---------------------------|----------------------|------------|----------|
| Operation | $IR \leftarrow IR +$ | 1                                                                                                                                                                                                                                     |           |           |                           |                      |            |          |
|           | $dst \gets src$      |                                                                                                                                                                                                                                       |           |           |                           |                      |            |          |
|           | increments           | This instruction is used for user-defined stacks in the register file. PUSHUI increments the user stack pointer and then loads the contents of the source into the register location addressed by the incremented user stack pointer. |           |           |                           |                      |            |          |
| Flags     | No flags ar          | e affected                                                                                                                                                                                                                            |           |           |                           |                      |            |          |
| Format    |                      |                                                                                                                                                                                                                                       |           | Bytes     | Cycles                    | Op Code              | Address    | s Mode   |
|           |                      |                                                                                                                                                                                                                                       |           |           |                           | (Hex)                | dst        | src      |
|           | орс                  | dst                                                                                                                                                                                                                                   | SrC       | 3         | 8                         | 83                   | IR         | R        |
| Example   | Assume that          | t Register                                                                                                                                                                                                                            | 00h = 0   | 03h, regi | ster 01h=                 | = 05h, and re        | gister 041 | 1 = 2Ah. |
|           | PUSHUI               | @00h, 0                                                                                                                                                                                                                               | 1h →      | •         | ter 00h = (<br>er 04h = 0 | )4h, register<br>5h. | 01h = 05h  | ١,       |
|           | If the user s        | tack noint                                                                                                                                                                                                                            | er (regio | ster 00b  | for exam                  | le) contains         | the value  | 03h the  |

If the user stack pointer (register 00h, for example) contains the value 03h, the *PUSHUI @00h, 01h* statement increments the user stack pointer by 1, leaving the value 04h. The 01h register value, 05h, is then loaded into the location addressed by the incremented user stack pointer.





# **Reset Carry Flag**

| RCF       | RCF                                                    |            |            |                       |  |
|-----------|--------------------------------------------------------|------------|------------|-----------------------|--|
| Operation | $C \leftarrow 0$<br>The carry flag is cleared to lo    | ogic 0, re | gardless o | f its previous value. |  |
| Flags     | <b>C</b> Cleared to 0.<br>No other flags are affected. |            |            |                       |  |
| Format    |                                                        | Bytes      | Cycles     | Op Code<br>(Hex)      |  |
|           | орс                                                    | 1          | 4          | CF                    |  |

**Example** Assume that C = 1 or 0. The RCF instruction clears the carry flag (C) to logic 0.





## Return

| RET       |                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Operation | $PC \leftarrow @SP$                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
|           | $SP \leftarrow SP + 2$                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
|           | The RET instruction is normally used to return to the previously executing pro-<br>cedure at the end of a procedure entered by a CALL instruction. The contents<br>of the location addressed by the stack pointer are popped into the program<br>counter. The next statement that is executed is the one that is addressed by the<br>new program counter value. |  |  |  |  |  |
| Flags     | No flags are affected.                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| Format    | Bytes Cycles Op Code                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|           | (Hex)                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|           | opc 1 8 (internal stack) CF                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|           | 10 (internal stack)                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| Example   | Assume that $SP = OOFCh$ , $(SP) = 101Ah$ , and $PC = 1234$ .                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|           | RET $\rightarrow$ PC = 101Ah, SP = 00FEh.                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|           | The <i>RET</i> statement pops the contents of stack pointer location $OOFCh(10h)$ into the high byte of the program counter. The stack pointer then pops the value in location $OOFEh(10h)$ into the PC's low byte and the instruction at location                                                                                                              |  |  |  |  |  |

in location 00FEh (1Ah) into the PC's low byte and the instruction at location 101Ah is executed. The stack pointer now points to memory location 00FEh.



# Rotate Left

RL dst

**Operation**  $C \leftarrow dst(7)$ 

 $dst(0) \leftarrow dst(7)$ 

 $dst(n + 1) \leftarrow dst(n), n = 0 - 6$ 

The contents of the destination operand are rotated left one bit position. The initial value of bit 7 is moved to the bit 0 (LSB) position and also replaces the carry flag.

Figure 51 shows how bits rotate left.



Figure 51. Rotate Left

### **Flags C** Set if the bit rotated from the most significant bit position (bit 7) is 1.

- **Z** Set if the result is 0; cleared otherwise.
- **S** Set if the result bit 7 is set; cleared otherwise.
- **V** Set if arithmetic overflow occurred; cleared otherwise.
- **D** Unaffected.
- H Unaffected.

| Format |     |     | Byt | es | Cycles | Op Code | Address Mode |
|--------|-----|-----|-----|----|--------|---------|--------------|
|        |     |     |     |    |        | (Hex)   | dst          |
|        | орс | dst | 2   |    | 4      | 90      | R            |
|        |     |     |     |    | 4      | 91      | IR           |
|        |     |     |     |    |        |         |              |

| Example | Assu | Assume that Register $00h = 0AAh$ , register $01h = 02h$ and register $02h = 17h$ . |                                                |  |  |  |  |
|---------|------|-------------------------------------------------------------------------------------|------------------------------------------------|--|--|--|--|
|         | RL   | 00h $\rightarrow$                                                                   | Register 00h = 55h, C = 1.                     |  |  |  |  |
|         | RL   | @01h →                                                                              | Register 01h = 02h, register 02h = 2Eh, C = 0. |  |  |  |  |



In the first example, if general register 00h contains the value 0AAh (10101010b), the *RL 00h* statement rotates the 0AAh value left one bit position, leaving the new value 55h (01010101b) and setting the carry and overflow flags.



## Rotate Left through Carry

| RCL | dst |
|-----|-----|
|-----|-----|

**Operation**  $dst(0) \leftarrow C$ 

 $C \leftarrow dst(7)$ 

 $dst(n + 1) \leftarrow dst(n), n = 0 - 6$ 

The contents of the destination operand with the carry flag are rotated left one bit position. The initial value of bit 7 replaces the carry flag (C); the initial value of the carry flag replaces bit 0.

Figure 52 shows how bits rotate left through carry.



Figure 52. Rotate Left through Carry

#### **Flags C** Set if the bit rotated from the most significant bit position (bit 7) is 1.

- **Z** Set if the result is 0; cleared otherwise.
- **S** Set if the result bit 7 is set; cleared otherwise.
- **V** Set if arithmetic overflow occurred, i.e., if the sign of the destination changed during rotation; cleared otherwise.
- **D** Unaffected.
- H Unaffected.

| Format |     |     | Bytes | Cycles | Op Code | Address Mode |
|--------|-----|-----|-------|--------|---------|--------------|
|        |     |     |       |        | (Hex)   | dst          |
|        | орс | dst | 2     | 4      | 10      | R            |
|        |     |     | _     | 4      | 11      | IR           |

| Example | Assum $C = 0.$ | Assume that Register $00h = 0AAh$ , register $01h = 02h$ , and register $02h = 17h$ , $C = 0$ . |                                                |  |  |  |  |
|---------|----------------|-------------------------------------------------------------------------------------------------|------------------------------------------------|--|--|--|--|
|         | RLC            | 00h                                                                                             | Register 00h = 54h, $C = 1$ .                  |  |  |  |  |
|         | RLC            | @01h                                                                                            | Register 01h = 02h, register 02h = 2Eh, C = 0. |  |  |  |  |



In the first example, if general register 00h contains the value 0AAh (10101010b), the *RLC 00h* statement rotates 0AAh one bit position to the left. The initial value of bit 7 sets the carry flag and the initial value of the C flag replaces bit 0 of register 00h, leaving the value 55h (01010101b). The MSB of register 00h resets the carry flag to 1 and sets the overflow flag.



## Rotate Right

RR dst

**Operation**  $C \leftarrow dst(0)$ 

 $dst(7) \leftarrow dst(0)$ 

 $dst(n) \leftarrow dst(n+1), n = 0 - 6$ 

The contents of the destination operand are rotated right one bit position. The initial value of bit 0 (LSB) is moved to bit 7 (MSB) and also replaces the carry flag (C).

Figure 53 shows how bits rotate right.



Figure 53. Rotate Right

#### **Flags C** Set if the bit rotated from the least significant bit position (bit 0) is 1.

- **Z** Set if the result is 0; cleared otherwise.
- **S** Set if the result bit 7 is set; cleared otherwise.
- **V** Set if arithmetic overflow occurred, i.e., if the sign of the destination changed during rotation; cleared otherwise.
- **D** Unaffected.
- H Unaffected.

| Format |     |     | Byte |
|--------|-----|-----|------|
|        | орс | dst | 2    |

|    | Bytes | Cycles | Op Code | Address Mode |
|----|-------|--------|---------|--------------|
|    |       |        | (Hex)   | dst          |
| st | 2     | 4      | E0      | R            |
|    |       | 4      | E1      | IR           |

| Example | Assume that Register $00h = 31h$ , register $01h = 02h$ , and register $02h = 17h$ . |      |                                                |  |  |  |
|---------|--------------------------------------------------------------------------------------|------|------------------------------------------------|--|--|--|
|         | RR                                                                                   | 00h  | Register 00h = 98h, $C = 1$ .                  |  |  |  |
|         | RR                                                                                   | @01h | Register 01h = 02h, register 02h = 8Bh, C = 1. |  |  |  |



In the first example, if general register 00h contains the value 31h (00110001b), the *RR 00h* statement rotates this value one bit position to the right. The initial value of bit 0 is moved to bit 7, leaving the new value 98h (10011000b) in the destination register. The initial bit 0 also resets the C flag to 1 and the sign flag and overflow flag are also 1.



# Rotate Right through Carry

RRC dst

**Operation**  $dst(7) \leftarrow C$ 

 $C \leftarrow dst(0)$ 

 $dst(n) \leftarrow dst(n+1), n = 0 - 6$ 

The contents of the destination operand and the carry flag are rotated right one bit position. The initial value of bit 0 (LSB) replaces the carry flag; the initial value of the carry flag replaces bit 7 (MSB).

Figure 54 shows how bits rotate right through carry.



Figure 54. Rotate Right through Carry

**Flags C** Set if the bit rotated from the least significant bit position (bit 0) is 1.

- **Z** Set if the result is 0 cleared otherwise.
- **S** Set if the result bit 7 is set; cleared otherwise.
- **V** Set if arithmetic overflow occurred, i.e., if the sign of the destination changed during rotation; cleared otherwise.
- **D** Unaffected.
- H Unaffected.

| Format |     |     | Bytes | Cycles | Op Code | Address Mode |
|--------|-----|-----|-------|--------|---------|--------------|
|        |     |     |       |        | (Hex)   | dst          |
|        | орс | dst | 2     | 4      | C0      | R            |
|        |     |     |       | 4      | C1      | IR           |

**Example**Assume that Register 00h = 55h, register 01h = 02h, register 02h = 17h, and<br/> C = 0.RRC00hRegister 00h = 2Ah, C = 1.RRC@01hRegister 01h = 02h, register 02h = 0Bh, C = 1.



In the first example, if general register 00h contains the value 55h (01010101b), the *RRC 00h* statement rotates this value one bit position to the right. The initial value of bit 0 (1) replaces the carry flag and the initial value of the C flag (1) replaces bit 7. This instruction leaves the new value 2Ah (00101010b) in destination register 00h. The sign flag and overflow flag are both cleared to 0.





## Select Bank0

| SB0       |                                                                                                                                                                         |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation | $BANK \leftarrow 0$                                                                                                                                                     |
|           | The SB0 instruction clears the bank address flag in the Flags Register (FLAGS.0) to logic 0, selecting Bank0 register addressing in the Set1 area of the register file. |
| Flags     | No flags are affected.                                                                                                                                                  |
| Format    | Bytes Cycles Op Code                                                                                                                                                    |
|           | (Hex)                                                                                                                                                                   |
|           | opc 1 4 4F                                                                                                                                                              |
| Example   | The SB0 statement clears FLAGS.0 to 0, selecting Bank0 register addressing.                                                                                             |





## Select Bank1

| SB1       |                                                                                                                                                                                                                                        |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation | $BANK \leftarrow 1$                                                                                                                                                                                                                    |
|           | The SB1 instruction sets the bank address flag in the Flags Register (FLAGS.0) to logic 1, selecting Bank1 register addressing in the Set1 area of the register file. (Bank1 is not implemented in some KS88-series microcontrollers.) |
| Flags     | No flags are affected.                                                                                                                                                                                                                 |
| Format    | Bytes Cycles Op Code<br>(Hex)                                                                                                                                                                                                          |
|           | opc 1 4 5F                                                                                                                                                                                                                             |
| Example   | The <i>SB1</i> statement sets FLAGS.0 to 1, selecting Bank1 register addressing, if implemented.                                                                                                                                       |



## Subtract with Carry

| SBC       | dst, src                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                        |     |       |        |                                             |        |        |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----|-------|--------|---------------------------------------------|--------|--------|
| Operation | $dst \leftarrow dst$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | $-\operatorname{src}-\operatorname{c}$ |     |       |        |                                             |        |        |
|           | The source operand, along with the current value of the carry flag, is subtracted<br>from the destination operand and the result is stored in the destination. The con-<br>tents of the source are unaffected. Subtraction is performed by adding the<br>two's-complement of the source operand to the destination operand. In multiple<br>precision arithmetic, this instruction permits the carry borrow from the subtra-<br>tion of the low-order operands to be subtracted from the subtraction of high-<br>order operands. |                                        |     |       |        | The con-<br>g the<br>multiple<br>e subtrac- |        |        |
| Flags     | <ul> <li>C Set if a borrow occurred (src &gt; dst); cleared otherwise.</li> <li>Z Set if the result is 0; cleared otherwise.</li> <li>S Set if the result is negative; cleared otherwise.</li> <li>V Set if arithmetic overflow occurred, i.e., if the operands were of opposite sign and the sign of the result is the same as the sign of the source; cleared otherwise.</li> <li>D Always set to 1.</li> </ul>                                                                                                               |                                        |     |       |        |                                             |        |        |
|           | <b>H</b> Cleared if there is a carry from the most significant bit of the low-order four bits of the result; set otherwise, indicating a borrow.                                                                                                                                                                                                                                                                                                                                                                                |                                        |     |       |        |                                             |        |        |
| Format    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                        |     | Bytes | Cycles | Op Code                                     | Addres | s Mode |
|           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1                                      | 1   |       |        | (Hex)                                       | dst    | src    |
|           | орс                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | dst   src                              |     | 2     | 4      | 32                                          | r      | r      |
|           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                        |     |       | 6      | 33                                          | r      | lr     |
|           | орс                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | src                                    | dst | 3     | 6      | 34                                          | R      | R      |
|           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                        |     |       | 6      | 35                                          | R      | IR     |
|           | орс                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | dst                                    | src | 3     | 6      | 36                                          | R      | IM     |

#### Example

Assume that R1 = 10h, R2 = 03h, C = 1, register 01h = 20h, register 02h = 03h and register 03h = 0Ah.

| SBC | R1, R2   | R1 = 0Ch, R2 = 03h.                     |
|-----|----------|-----------------------------------------|
| SBC | R1, @R2  | R1 = 05h, R2 = 03h, register 03h = 0Ah. |
| SBC | 01h, 02h | Register 01h = 1Ch, register 02h = 03h. |



| SBC | 01h, @02h | Register 01h = 15h, register 02h = 03h, register 03h = 0Ah. |
|-----|-----------|-------------------------------------------------------------|
| SBC | 01h, #8Ah | Register $01h = 95h$ ; C, S, and V = 1.                     |

In the first example, if working register R1 contains the value 10h and register R2 the value 03h, the *SBC R1*, *R2* statement subtracts the source value (03h) and the C flag value (1) from the destination (10h) and then stores the result (0Ch) in register R1.





# Set Carry Flag

| SCF       |                                                                                             |
|-----------|---------------------------------------------------------------------------------------------|
| Operation | $C \leftarrow 1$<br>The carry flag (C) is set to logic 1, regardless of its previous value. |
| Flags     | C Set to 1.<br>No other flags are affected.                                                 |
| Format    | Bytes Cycles Op Code<br>(Hex)                                                               |
|           | opc 1 4 DF                                                                                  |
| Example   | The SCF statement sets the carry flag to logic 1.                                           |



# Shift Right Arithmetic

| SRA d | dst |
|-------|-----|
|-------|-----|

**Operation**  $dst(7) \leftarrow dst(7)$ 

 $C \leftarrow dst(0)$ 

 $dst(n) \leftarrow dst(n+1), n = 0 - 6$ 

An arithmetic shift-right of one bit position is performed on the destination operand. Bit 0 (the LSB) replaces the carry flag. The value of bit 7 (the sign bit) is unchanged and is shifted into bit position 6.

Figure 55 shows how bits shift right.



Figure 55. Shift Right

#### **Flags C** Set if the bit shifted from the LSB position (bit 0) is 1.

- **Z** Set if the result is 0; cleared otherwise.
- **S** Set if the result is negative; cleared otherwise.
- **V** Always cleared to 0.
- **D** Unaffected.
- H Unaffected.

#### Format

| t |     |     | Bytes | Cycles | Op Code | Address Mode |
|---|-----|-----|-------|--------|---------|--------------|
|   |     |     |       |        | (Hex)   | dst          |
|   | орс | dst | 2     | 4      | D0      | R            |
|   |     |     | -     | 4      | D1      | IR           |
|   |     |     |       |        |         |              |

| Example | Assum $C = 1$ . | e that Reg | ister $00h = 9Ah$ , register $02h = 03h$ , register $03h = 0BCh$ , and |
|---------|-----------------|------------|------------------------------------------------------------------------|
|         | SRA             | 00h        | Register $00h = 0CD, C = 0.$                                           |
|         | SRA             | @02h       | Register 02h = 03h, register 03h = 0DEh, C = 0.                        |



In the first example, if general register 00h contains the value 9Ah (10011010B), the *SRA 00h* statement shifts the bit values in register 00h right one bit position. Bit 0 (0) clears the C flag and bit 7 (1) is then shifted into the bit 6 position (bit 7 remains unchanged). This instruction leaves the value 0CDh (11001101b) in destination register 00h.



# Set Register Pointer

| SRP       | src                                                                                                                                        |                      |                                                               |                        |                                                            |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------------------------------------------------------|------------------------|------------------------------------------------------------|
| SRP0      | src                                                                                                                                        |                      |                                                               |                        |                                                            |
| SRP1      | src                                                                                                                                        |                      |                                                               |                        |                                                            |
| Operation | If $src(1) = 1$ and $src(0) = 0$ then<br>If $src(1) = 1$ and $src(0) = 0$ then<br>If $src(1) = 1$ and $src(0) = 0$ then                    | า:                   | RP0 (3-<br>RP1(3-<br>RP0 (4-<br>RP0 (3)<br>RP1 (4-<br>RP1 (3) | -7)<br>-7)<br>)<br>-7) | src (3–7)<br>src (3–7)<br>src (4–7)<br>0<br>src (4–7)<br>1 |
|           | The sources data bits one and z<br>both of the register pointers, RI<br>pointer are written unless both<br>cleared to logic 0 and RP1.3 is | P0 and R<br>register | P1. Bits a pointers a                                         | 3–7 of the s           | selected register                                          |
| Flags     | No flags are affected.                                                                                                                     |                      |                                                               |                        |                                                            |
| Format    | opc src                                                                                                                                    | Bytes<br>2           | Cycles                                                        | Op Code<br>(Hex)<br>31 | Address Mode<br>src<br>IM                                  |
| Example   | The <i>SRP</i> #40h statement sets read and register pointer 1 (RP1) at                                                                    |                      |                                                               |                        | ation 0D6h to 40h                                          |

The *SRP0 #50h* statement sets RP0 to 50h, and the *SRP1 #68h* statement sets RP1 to 68h.





## **Stop Operation**

#### STOP

| Operation | The STOP instruction stops the both the CPU clock and system clock and allows the microcontroller to enter Stop Mode. During Stop Mode, the contents of on-chip CPU registers, peripheral registers, and I/O port control and data registers are retained. Stop Mode can be released by an external reset operation or by external interrupts. For the reset operation, the RESET pin must be held to Low level until the required oscillation stabilization interval has elapsed. |  |  |  |  |  |  |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Flags     | No flags are affected.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| Format    | Bytes Cycles Op Code Address Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |

| ormat |     | Bytes | Cycles | Op Code | Address Mode |     |
|-------|-----|-------|--------|---------|--------------|-----|
|       |     |       |        | (Hex)   | dst          | src |
|       | орс | 1     | 4      | 7F      | _            | -   |

**Example** The *STOP* statement halts all microcontroller operations.



## Subtract

| SUB       | dst, src                                                                                                                                                                                                                                                        |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation | $dst \leftarrow dst - src$                                                                                                                                                                                                                                      |
|           | The source operand is subtracted from the destination operand and the result is stored in the destination. The contents of the source are unaffected. Subtraction is performed by adding the two's complement of the source operand to the destination operand. |
| Flags     | <b>C</b> Set if a borrow occurred; cleared otherwise.                                                                                                                                                                                                           |
|           | <b>Z</b> Set if the result is 0; cleared otherwise.                                                                                                                                                                                                             |
|           | <b>S</b> Set if the result is negative; cleared otherwise.                                                                                                                                                                                                      |
|           | <b>V</b> Set if arithmetic overflow occurred, i.e., if the operands were of opposite signs and the sign of the result is of the same as the sign of the source operand; cleared otherwise.                                                                      |
|           | <b>D</b> Always set to 1.                                                                                                                                                                                                                                       |
|           | <b>H</b> Cleared if there is a carry from the most significant bit of the low-order four bits of the result; set otherwise indicating a borrow.                                                                                                                 |
| Format    | Bytes Cycles On Code Address Mode                                                                                                                                                                                                                               |

|     |           |     | Bytes | Cycles | Op Code | Addres | s Mode |
|-----|-----------|-----|-------|--------|---------|--------|--------|
|     |           |     |       |        | (Hex)   | dst    | src    |
| орс | dst   src |     | 2     | 4      | 22      | r      | r      |
|     |           |     |       | 6      | 23      | r      | lr     |
|     |           |     |       |        |         |        |        |
| орс | src       | dst | 3     | 6      | 24      | R      | R      |
|     |           |     |       | 6      | 25      | R      | IR     |
|     |           |     |       |        |         |        |        |
| орс | dst       | src | 3     | 6      | 26      | R      | IM     |
| орс | dst       | SrC | 3     |        |         |        |        |





| Example |     | Assume that $R1 = 12h$ , $R2 = 03h$ , register $01h = 21h$ , register $02h = 03h$ , register $03h = 0Ah$ . |                                          |  |  |  |  |  |
|---------|-----|------------------------------------------------------------------------------------------------------------|------------------------------------------|--|--|--|--|--|
|         | SUB | R1, R2                                                                                                     | R1 = 0Fh, R2 = 03h.                      |  |  |  |  |  |
|         | SUB | R1, @R2                                                                                                    | R1 = 08h, R2 = 03h.                      |  |  |  |  |  |
|         | SUB | 01h, 02h                                                                                                   | Register 01h = 1Eh, register 02h = 03h.  |  |  |  |  |  |
|         | SUB | 01h, @02h                                                                                                  | Register 01h = 17h, register 02h = 03h.  |  |  |  |  |  |
|         | SUB | 01h, #90h                                                                                                  | Register 01h = 91h; C, S, and V = 1.     |  |  |  |  |  |
|         | SUB | 01h, #65h                                                                                                  | Register 01h = 0BCh; C and S = 1, V = 0. |  |  |  |  |  |

In the first example, if working register R1 contains the value 12h and if register R2 contains the value 03h, the *SUB R1*, *R2* statement subtracts the source value (03h) from the destination value (12h) and stores the result (0Fh) in destination register R1.



## Swap Nibbles

SRA dst

**Operation**  $dst(0-3) \leftrightarrow dst(4-7)$ 

The contents of the lower four bits and upper four bits of the destination operand are swapped.

Figure 56 shows how to swap nibbles.



Figure 56. Swap Nibbles

| Flags | С | Undefined. |
|-------|---|------------|
|-------|---|------------|

Format

**Z** Set if the result is 0; cleared otherwise.

- **S** Set if the result bit 7 is set; cleared otherwise.
- V Undefined.
- **D** Unaffected.
- H Unaffected.

|     |     | Bytes | Cycles | Op Code | Address Mode |
|-----|-----|-------|--------|---------|--------------|
|     |     |       |        | (Hex)   | dst          |
| орс | dst | 2     | 4      | F0      | R            |
|     |     |       | 4      | F1      | IR           |

| Example | Assume that Re | Assume that Register $00h = 3Eh$ , register $02h = 03h$ , and register $03h = 0A4h$ . |  |  |  |
|---------|----------------|---------------------------------------------------------------------------------------|--|--|--|
|         | SWAP 00h       | Register 00h = 0E3h.                                                                  |  |  |  |
|         | SWAP @02h      | Register 02h = 03h, register 03h = 4Ah.                                               |  |  |  |

In the first example, if general register 00h contains the value 3Eh (00111110b), the *SWAP 00h* statement swaps the lower and upper four bits (nibbles) in the 00h register, leaving the value 0E3h (11100011b).



## Test Complement under Mask

| ТСМ       | dst,                  | src                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation | (NO                   | T dst) AND src                                                                                                                                                                                                                                                                                                                                                                                                               |
|           | The<br>tion<br>nation | instruction tests selected bits in the destination operand for a logic 1 value.<br>bits to be tested are specified by setting a 1 bit in the corresponding posi-<br>of the source operand (mask). The <i>TCM</i> statement complements the desti-<br>on operand, which is then ANDed with the source mask. The zero (Z) flag<br>then be checked to determine the result. The destination and source oper-<br>are unaffected. |
| Flags     | С                     | Unaffected.                                                                                                                                                                                                                                                                                                                                                                                                                  |
|           | Ζ                     | Set if the result is 0; cleared otherwise.                                                                                                                                                                                                                                                                                                                                                                                   |
|           | S                     | Set if the result bit 7 is set; cleared otherwise.                                                                                                                                                                                                                                                                                                                                                                           |
|           | V                     | Always cleared to 0.                                                                                                                                                                                                                                                                                                                                                                                                         |
|           | D                     | Unaffected.                                                                                                                                                                                                                                                                                                                                                                                                                  |
|           | н                     | Unaffected                                                                                                                                                                                                                                                                                                                                                                                                                   |

#### Format

|     |           |     | Bytes | Cycles | Op Code | Addres | s Mode |
|-----|-----------|-----|-------|--------|---------|--------|--------|
|     |           |     |       |        | (Hex)   | dst    | src    |
| орс | dst   src |     | 2     | 4      | 62      | r      | r      |
|     |           |     |       | 6      | 63      | r      | lr     |
|     |           |     |       |        |         |        |        |
| орс | src       | dst | 3     | 6      | 64      | R      | R      |
|     |           |     | ,     | 6      | 65      | R      | IR     |
|     |           |     |       |        |         |        |        |
| орс | dst       | src | 3     | 6      | 66      | R      | IM     |

**Example** Assume that R0 = 0C7h, R1 = 02h, R2 = 12h, register 00h = 2Bh, register 01h = 02h and register 02h = 23h.

| ТСМ | R0, R1    | R0 = 0C7h, R1 = 02h, Z = 1.                                           |
|-----|-----------|-----------------------------------------------------------------------|
| ТСМ | R0, @R1   | R0 = 0C7h, R1 = 02h, register 02h = 23h, Z = 0.                       |
| тсм | 00h, 01h  | Register 00h = 2Bh, register 01h = 02h, Z = 1.                        |
| ТСМ | 00h, @01h | Register 00h = 2Bh, register 01h = 02h, register 02h = 23h, $Z = 1$ . |
| ТСМ | 00h, #34  | Register $00h = 2Bh, Z = 0.$                                          |

Zilog Embedded In Life An DXYS Company 183

In the first example, if working register R0 contains the value OC7h (11000111b) and register R1 the value 02h (0000010b), the *TCM R0, R1* statement tests bit 1 in the destination register for a 1 value. Because the mask value corresponds to the test bit, the Z flag is set to logic 1 and can be tested to determine the result of the TCM operation.



## Test Under Mask

| ТМ        | dst, src                                                                                                                                                                                                                                                                                                                                                                          |     |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Operation | dst AND src                                                                                                                                                                                                                                                                                                                                                                       |     |
|           | This instruction tests selected bits in the destination operand for a logic 0 val<br>The bits to be tested are specified by setting a 1 bit in the corresponding pos-<br>tion of the source operand (mask), which is ANDed with the destination operand.<br>The zero (Z) flag can then be checked to determine the result. The<br>destination and source operands are unaffected. | si- |
| Flags     | <ul> <li>C Unaffected.</li> <li>Z Set if the result is 0; cleared otherwise.</li> <li>S Set if the result bit 7 is set; cleared otherwise.</li> <li>V Always reset to 0.</li> <li>D Unaffected.</li> <li>H Unaffected.</li> </ul>                                                                                                                                                 |     |
| Format    | Bytes Cycles Op Code Address Mod                                                                                                                                                                                                                                                                                                                                                  | de  |
|           | (Hex) dst sro                                                                                                                                                                                                                                                                                                                                                                     | 0   |
|           | opc dst   src 2 4 72 r r                                                                                                                                                                                                                                                                                                                                                          |     |

| ope |     |     | - | 6 | 73 | r | lr |
|-----|-----|-----|---|---|----|---|----|
|     |     |     |   |   |    |   |    |
| орс | src | dst | 3 | 6 | 74 | R | R  |
|     |     |     |   | 6 | 75 | R | IR |
|     |     |     |   |   |    |   |    |
| орс | dst | SrC | 3 | 6 | 76 | R | IM |

**Example** Assume that R0 = 0C7h, R1 = 02h, R2 = 18h, register 00h = 2Bh, register 01h = 02h and register 02h = 23h.

| ТМ | R0, R1    | R0 = 0C7h, R1 = 02h, Z = 0.                                           |
|----|-----------|-----------------------------------------------------------------------|
| ТМ | R0, @R1   | R0 = 0C7h, R1 = 02h, register 02h = 23h, Z = 0.                       |
| ТМ | 00h, 01h  | Register 00h = 2Bh, register 01h = 02h, Z = 0.                        |
| ТМ | 00h, @01h | Register 00h = 2Bh, register 01h = 02h, register 02h = 23h, $Z = 0$ . |
| ТМ | 00h, #54  | Register $00h = 2Bh, Z = 1.$                                          |



In the first example, if working register R0 contains the value 0C7h (11000111b) and register R1 the value 02h (0000010b), the *TM R0, R1* statement tests bit 1 in the destination register for a 0 value. Because the mask value does not match the test bit, the Z flag is cleared to logic 0 and can be tested to determine the result of the TM operation.



#### Zilog Embedded In Life An DIXYS Company 186

# Wait for Interrupt

| WFI       |                                                                                                                                                                                                                         |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation | The CPU is effectively halted until an interrupt occurs, except that DMA trans-<br>fers can still occur during this wait state. The WFI status can be released by an<br>internal interrupt, including a fast interrupt. |
| Flags     | No flags are affected.                                                                                                                                                                                                  |
| Format    | Bytes         Cycles         Op Code           opc         1         4n         3F           Note:         n = 1, 2, 3, etc.         1         1         1                                                              |
| Example   | Figure 57 presents a sample program structure that depicts the sequence of operations that follow a <i>WFI</i> statement.<br>Main program                                                                               |

Figure 57. Sample Program Structure



# Logical Exclusive OR

| XOR       | dst, src                                                                                                                                                                                                                                                                                    |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation | $dst \leftarrow dst XOR src$                                                                                                                                                                                                                                                                |
|           | The source operand is logically exclusive-ORed with the destination operand<br>and the result is stored in the destination. The exclusive-OR operation results in<br>a 1 bit being stored whenever the corresponding bits in the operands are differ-<br>ent; otherwise, a 0 bit is stored. |
| Flags     | <ul> <li>C Unaffected.</li> <li>Z Set if the result is 0; cleared otherwise.</li> <li>S Set if the result bit 7 is set; cleared otherwise.</li> <li>V Always reset to 0.</li> <li>D Unaffected.</li> <li>H Unaffected.</li> </ul>                                                           |
| Format    | Bytes Cycles On Code Address Mode                                                                                                                                                                                                                                                           |

|                        | src |
|------------------------|-----|
| (Hex) dst              | 510 |
| opc dst   src 2 4 B2 r | r   |
| 6 B3 r                 | lr  |
|                        |     |
| opc src dst 3 6 B4 R   | R   |
| 6 B5 R                 | IR  |
|                        |     |
| opc dst src 3 6 B6 R   | IM  |

**Example** Assume that R0 = 0C7h, R1 = 02h, R2 = 18h, register 00h = 2Bh, register 01h = 02h and register 02h = 23h.

| XOR | R0, R1    | R0 = 0C5h, R1 = 02h.                                        |
|-----|-----------|-------------------------------------------------------------|
| XOR | R0, @R1   | R0 = 0E4h, R1 = 02h, register 02h = 23h.                    |
| XOR | 00h, 01h  | Register 00h = 29h, register 01h = 02h.                     |
| XOR | 00h, @01h | Register 00h = 08h, register 01h = 02h, register 02h = 23h. |
| XOR | 00h, #54h | Register 00h = 7Fh.                                         |



In the first example, if working register R0 contains the value 0C7h and if register R1 contains the value 02h, the *XOR R0, R1* statement logically exclusive-ORs the R1 value with the R0 value and stores the result (0C5h) in the destination register, R0.



# Chapter 9. Clock, Power, and Reset Circuits

The clock frequency for the S3F80P9 MCU can be generated by an external crystal or supplied by an external clock source. This clock frequency can range from 1MHz to 8MHz. The maximum CPU clock frequency, as determined by CLKCON Register, is 8MHz. The  $X_{IN}$  and  $X_{OUT}$  pins connect the external oscillator or clock source to the on-chip clock circuit.

Typically, application systems contain a resistor and two separate capacitors across the power pins to suppress high-frequency noise and provide bulk charge storage for the overall system. When the nRESET pin input goes High after  $V_{DD}$  has risen above the LVD threshold voltage, the reset operation is released. External reset circuit must be attached in the application systems.

## 9.1. System Clock Circuit

The main system clock circuit, shown in Figure 58, features the following components:

- External crystal or ceramic resonator oscillation source (or an external clock)
- Oscillator stop and wake-up functions
- Programmable frequency divider for the CPU clock (f<sub>OSC</sub> divided by 1, 2, 8, or 16)
- Clock Circuit Control Register (CLKCON)



Figure 58. Main Oscillator Circuit



190

The circuit for the external clock is shown in Figure 59.



Figure 59. External Clock Circuit

## 9.2. Clock Status During Power-Down Modes

The two power-down modes, Stop Mode and Idle Mode, affect the system clock as follows:

- In Stop Mode, the main oscillator is halted. When the Stop Mode is released, the oscillator starts by a reset operation or by an external interrupt. To enter Stop Mode, the Stop Control (STOPCON) Register must be loaded with value, #0A5h before STOP instruction execution. After recovering from Stop Mode by a reset or an external interrupt, the STOPCON Register is automatically cleared.
- In Idle Mode, the internal clock signal is gated away from the CPU, but continues to be supplied to the interrupt structure, Timer 0, Timer 1, Counter A, etc. Idle Mode is released by a reset or by an interrupt (external or internally generated).

A block diagram of the system clock circuit is shown in Figure 60.







- **Notes:** 1. An external interrupt with an RC-delay noise filter (for the S3F80P9 MCU) is fixed to release Stop Mode and awaken the main oscillator.
  - 2. The 3-bit CLKCON signature code (CLKCON2–CLKCON.0) has no meaning because the S3F80P9 MCU does not contain a subsystem clock.

## 9.3. System Clock Control Register

The System Clock Control (CLKCON) Register is located in address D4h, Set1, Bank0. This register is read/write-addressable and offers the following functions:

• Oscillator frequency divide-by value

The CLKCON.7–.5 and CLKCON.2–.0 bits are not used on the S3F80P9 MCU. After a reset, the main oscillator is activated, and  $f_{OSC}/16$  (i.e., the slowest clock speed) is



selected as the CPU clock. If necessary, increase the CPU clock speed to  $f_{OSC}$ ,  $f_{OSC}/2$ ,  $f_{OSC}/8$ , or  $f_{OSC}/16$ . The contents of the System Clock Control (CLKCON) Register are described in Table 31.

| Table 31. System Clock | Control Register | (CLKCON; Set1 | , Bank0) |
|------------------------|------------------|---------------|----------|
|------------------------|------------------|---------------|----------|

| Bit          | 7                                                                                                                                                                    | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---|---|---|---|---|---|--|--|--|
| Reset        | 0                                                                                                                                                                    | 0          | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  |
| R/W          | R/W                                                                                                                                                                  |            |   |   |   |   |   |   |  |  |  |
| Address      | D4h                                                                                                                                                                  |            |   |   |   |   |   |   |  |  |  |
| Note: R = re | ad only; R/W = r                                                                                                                                                     | ead/write. |   |   |   |   |   |   |  |  |  |
| Bit          | Description                                                                                                                                                          |            |   |   |   |   |   |   |  |  |  |
| [7:5]        | <b>Reserved</b><br>These bits are reserved must be set to 000.                                                                                                       |            |   |   |   |   |   |   |  |  |  |
| [4:3]        | CPU Clock (System Clock) Selection Bits*<br>00: f <sub>OSC</sub> /16.<br>01: f <sub>OSC</sub> /8.<br>10: f <sub>OSC</sub> /2.<br>11: f <sub>OSC</sub> (not divided). |            |   |   |   |   |   |   |  |  |  |
| [2:0]        | <b>Reserved</b> These bits are reserved and must be set to 000.                                                                                                      |            |   |   |   |   |   |   |  |  |  |
|              | ter a reset, the slowest clock (divided by 16) is selected as the system clock. To select faster clock speeds<br>ad the appropriate values to CLKCON 3 and CLKCON 4. |            |   |   |   |   |   |   |  |  |  |

Typically, application systems contain a resistor and two separate capacitors across the power pins. R1 and C1 must be located as near to the MCU's power pins as practical to suppress high-frequency noise. C2 should be a bulk electrolytic capacitor to provide bulk charge storage for the overall system. Zilog recommends setting R1 =  $10\Omega$ , C1 =  $0.1\mu$ F and C2 =  $100\mu$ F. The V<sub>DD</sub> power circuit is shown in Figure 61.



Figure 61. Power Circuit



When the nRESET pin input goes High, the reset operation is released. External reset circuit must be attached in the application systems for initialization. Zilog recommends setting  $R1 = 1M\Omega$  and  $C1 = 0.1\mu$ F. The nRESET circuit is shown in Figure 62.





Figure 63 and Table 32 present guidelines for setting the stability of the  $V_{\text{DD}}$  rise and fall times.



Figure 63. Chip Operating Voltage Guideline

Notes: 1. VF:  $V_{DD}$  falling time should be at least 100us for stabilized IVC  $V_{DD}$ .

2. VR:  $V_{DD}$  rising time should be at least 500us for stabilized IVC  $V_{DD}$ .



#### Table 32. Falling and Rising Time of Operating Voltage

| V <sub>DD</sub> Slope        |                                 | Min. | Тур. | Max. | Unit |
|------------------------------|---------------------------------|------|------|------|------|
| R <sub>VF</sub>              | 0.0V to 3.6V                    | _    | -    | 20   | V/ms |
| R <sub>VR</sub>              | 0.0V to 3.6V                    | _    | -    | 4    | -    |
| Note: R <sub>VF</sub> = fall | ling; R <sub>VR</sub> = rising. |      |      |      |      |



# Chapter 10. Reset

Resetting the MCU is the function to start processing by generating reset signal using several reset schemes. During reset, most control and status are forced to initial values and the program counter is loaded from the reset vector. If using the S3F80P9 MCU, the reset vector can be changed by the Smart Option, as discussed in the <u>Smart Option</u> section on page 21.

## 10.1. Reset Sources

The S3F80P9 MCU features six different system reset sources as following:

**The External Reset Pin (nRESET).** When the nRESET pin transiting from the low input level of the reset pin (V<sub>IL</sub>) to the high input level of the reset pin (V<sub>IH</sub>), the reset pulse is generated on the condition of  $V_{DD} \ge V_{LVD}$  in any operation mode.

**Watchdog Timer (WDT).** When the watchdog timer enables in normal operation, a reset is generated whenever the basic timer overflow occurs.

Low Voltage Detect (LVD). When a change in  $V_{DD}$  affects LVD operation during normal operating mode, a reset occurs.

Internal Power-ON Reset (IPOR). When the  $\rm V_{DD}$  is changed in condition for IPOR operation, a reset is generated.

**External Interrupt (INTO–INT9).** When the RESET control bit is set to 0 (i.e., using the Smart Option at address 03Fh), the S3F80P9 MCU is in Stop Mode, and external interrupts are enabled, any external interrupts by P0 and P2 will generate a reset signal.

**Stop Error Detection and Recovery (SED & R).** When the RESET control bit is set to 0 (i.e., using the Smart Option bit[7] at 03Fh) and the MCU is in a stopped or abnormal state, the falling edge input of P0 or P2.4–P2.7 generates the reset signal regardless of external interrupt enable or disable settings.

These reset sources are diagrammed in Figure 64; source lines labeled 1 through 6 correspond to the following stipulations:

- 1. The rising edge detection of the LVD circuit while rising of  $V_{DD}$  passes the level of  $V_{LVD}$ .
- 2. When the POR circuit detects  $V_{DD}$  below  $V_{POR}$ , reset is generated by internal poweron reset.
- 3. Basic Timer overflow for the watchdog timer; see the <u>Basic Timer and Timer 0</u> chapter on page 261.



- The reset pulse generation by transiting of reset pin (nRESET) from low level to high level on the condition that V<sub>DD</sub> is higher level state than V<sub>LVD</sub> (Low level Detect Voltage).
- 5. When the RESET control bit (via the Smart Option at address 03Fh) is set to 0 and the S3F80P9 MCU is in Stop Mode, external interrupts input via P0 and P2 generate a reset signal.
- 6. When the RESET control bit (via the Smart Option at address 03Fh) are set to 0 and the S3F80P9 MCU is in Stop Mode or an abnormal state, the falling edge input of P0 and P2.4–P2.7 generates the reset signal regardless of external interrupt enable/disable settings.



Figure 64. Reset Sources of the S3F80P9 MCU





Figure 65 shows a block diagram of the S3F80P9 MCU's Reset functions.

Figure 65. Reset Block Diagram of the S3F80P9 MCU

## 10.2. Reset Mechanism

The interlocking work of the reset pin and the LVD circuit supplies two operating modes: Backup Mode input, and system reset input. Backup Mode input automatically causes a chip stop, when the reset pin is set to low level or the voltage at  $V_{DD}$  is lower than  $V_{LVD}$ . When the reset pin is at a high state and the LVD circuit detects the rising edge of  $V_{DD}$  on the point  $V_{LVD}$ , the reset pulse generator causes a reset pulse, and system reset occurs. When the operating mode is Stop Mode, the LVD circuit is disabled to reduce the current consumption under 5  $\mu$ A (at  $V_{DD}$  = 3.6V). Therefore, although the voltage at  $V_{DD}$  is lower than  $V_{LVD}$ , the S3F80P9 MCU does not go into Backup Mode when the operating state is in Stop Mode and the reset pin is at a High level (i.e.,  $V_{RESET} > V_{IH}$ ).



# 10.3. External Reset Pin

When the nRESET pin transiting from  $V_{IL}$  (i.e., the low input level of the reset pin) to  $V_{IH}$  (the high input level of the reset pin), the reset pulse is generated on the condition that  $V_{DD} \ge V_{LVD}$ .

## 10.4. Watchdog Timer Reset

A watchdog timer that can enable recovery from an abnormal function to normal operation is built into the S3F80P9 MCU. This watchdog timer generates a system reset signal if the Basic Timer Counter (BTCNT) is not cleared within a specific time by the program. To learn more about the watchdog timer function, see the <u>Basic Timer and Timer 0</u> chapter on page 261.

## 10.5. LVD Reset

The Low Voltage Detect Circuit (LVD) is built on the S3F80P9 device to generate a system reset. LVD is disabled in Stop Mode. When the voltage at  $V_{DD}$  falls and passes  $V_{LVD}$ , the S3F80P9 MCU enters Backup Mode at the moment  $V_{DD} = V_{LVD}$ . As the voltage at  $V_{DD}$  rises, the reset pulse occurs at the moment  $V_{DD} \ge V_{LVD}$ . Figure 66 shows the Reset block diagram in Stop Mode.



Figure 66. Reset Block Diagram by LVD for the S3F80P9 MCU in Stop Mode

Notes: 1. LVD is disabled in Stop Mode. LVD always operates in any other operation modes.

- 2. The CPU can enter Stop Mode by setting the Stop Control (STOPCON) Register into 0A5h before executing a STOP instruction.
- 3. This signal is output as it relates to Stop Mode. If STOPCON contains OA5h and a STOP instruction is executed, the output signal allows the S3F80P9 MCU to enter Stop Mode. Therefore, of two statuses, one is Stop Mode; the other is not Stop Mode.





# **10.6. Internal Power-On Reset**

The power-on reset circuit is built on the S3F80P9 device. When the power is initially applied to the MCU, or when the  $V_{DD}$  drops below  $V_{POR}$ , the POR circuit holds the MCU in reset until  $V_{DD}$  has risen above the  $V_{LVD}$  level.

Figure 67 shows the Timing diagram for internal power-on reset circuit.



Figure 67. Timing Diagram for Internal Power-On Reset Circuit



200



Figure 68 shows the Reset Timing diagram for the S3F80P9 MCU in Stop Mode by IPOR.

**Note:** If  $V_{RESET} > V_{IH}$ , the operating status is in Stop Mode and the LVD circuit is disabled in the S3F80P9.

# **10.7. External Interrupt Reset**

When the RESET control bit (via the Smart Option at address 03Fh) is set to 0 and the chip is in Stop Mode, if an external interrupt occurs among the enabled external interrupt sources, from INT0 to INT9, a reset signal is generated.

# **10.8. Stop Error Detection and Recovery**

When the RESET control bit (via the Smart Option at address 03Fh) is set to 0 and the chip is in a stop or abnormal state, the falling edge input of P0 and P2.4–P2.7 generate the reset signal.



# 10.9. External Reset Pin

When the nRESET pin transiting from  $V_{IL}$  (i.e., the low input level of the reset pin) to  $V_{IH}$  (the high input level of the reset pin), the reset pulse is generated on the condition of  $V_{DD} \ge V_{LVD}$  in any operational mode. Table 33 lists the possible reset conditions.

|                                                      | Cond                 | ition                                                                                           |              |                     |
|------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------|--------------|---------------------|
| Slope of V <sub>DD</sub>                             | V <sub>DD</sub>      | The Voltage Level of Reset<br>Pin (V <sub>RESET</sub> )                                         | Reset Source | System Reset        |
| Rising up from                                       | $V_{DD} \ge V_{LVD}$ | V <sub>RESET</sub> ≥ V <sub>IH</sub>                                                            | -            | No system reset     |
| $V_{POR} < V_{DD} < V_{LVD}$                         | $V_{DD} > V_{LVD}$   | V <sub>RESET</sub> < V <sub>IH</sub>                                                            | _            | No system reset     |
|                                                      | $V_{DD} < V_{LVD}$   | Transition from V <sub>RESET</sub> < V <sub>IL</sub> to<br>V <sub>IH</sub> < V <sub>RESET</sub> | -            | No system reset     |
| Rising up from<br>V <sub>DD</sub> < V <sub>POR</sub> | $V_{DD} \ge V_{LVD}$ | V <sub>RESET</sub> ≥ V <sub>IH</sub>                                                            | Internal POR | System reset occurs |
|                                                      | $V_{DD} > V_{LVD}$   | V <sub>RESET</sub> < V <sub>IH</sub>                                                            | _            | No system reset     |
|                                                      | $V_{DD} < V_{LVD}$   | Transition from V <sub>RESET</sub> < V <sub>IL</sub> to<br>V <sub>IH</sub> < V <sub>RESET</sub> | -            | No system reset     |
| Standstill<br>(V <sub>DD</sub> ≥ V <sub>LVD</sub> )  | $V_{DD} \ge V_{LVD}$ | Transition from V <sub>RESET</sub> < V <sub>IL</sub> to<br>V <sub>IH</sub> < V <sub>RESET</sub> | Reset Pin    | System reset occurs |

## Table 33. Reset Conditions in Stop Mode

# 10.10. Power-Down Modes

The power-down modes on the S3F80P9 MCU consists of the following modes:

- Idle Mode
- Backup Mode
- Stop Mode

# 10.10.1. Idle Mode

Idle Mode is invoked by the instruction IDLE (op code 6Fh). In Idle Mode, CPU operations are halted while some peripherals remain active. During Idle Mode, the internal clock signal is gated away from the CPU and from all but the following peripherals, which remain active:

- Interrupt logic
- Basic Timer





- Timer 0
- Timer 1
- Timer 2
- Counter A

The I/O port pins retain the state (i.e., input or output) they were in at the time of Idle Mode entry.

## 10.10.2. Idle Mode Release

Idle Mode can be released in one of two ways:

- Execute a reset. All system and peripheral control registers are reset to their default values and the contents of all data registers are retained. The reset automatically selects the slowest clock (1/16) because of the hardware reset value for the CLKCON Register. If all interrupts are masked in the IMR Register, a reset is the only way to release Idle Mode.
- 2. Activate any enabled internal or external interrupt. When using an interrupt to release Idle Mode, the 2-bit CLKCON.4/CLKCON.3 value remains unchanged, and the currently selected clock value is used. The interrupt is then serviced. When the return-from-interrupt condition (IRET) occurs, the instruction immediately following the one which initiated Idle Mode is executed.

**Note:** Only external interrupts built in to the pin circuit can be used to release Stop Mode. To release Idle Mode, = use either an external interrupt or an internally-generated interrupt.

## 10.10.3. Backup Mode

For reducing current consumption, the S3F80P9 MCU enters Backup Mode. If the external reset pin is in a low state or a falling level of  $V_{DD}$  is detected by LVD circuit on the point of  $V_{LVD}$ , the chip enters Backup Mode. The CPU and peripheral operations are stopped, but the LVD is enabled. Because of the oscillation stop, the supply current is reduced. The chip cannot be released from Backup Mode by any interrupt. The only way to release Backup Mode is the system-reset operation by interactive work of the reset pin and the LVD circuit. The watchdog timer system reset does not occur in Backup Mode.



Figure 69 shows the block diagram for Backup Mode.









Figure 70. Timing Diagram for Backup Mode Input and Released by LVD

Notes: 1. When the rising edge is detected by LVD circuit, Back-up mode is released. ( $V_{LVD} = V_{DD}$ )

2. When the falling edge is detected by LVD circuit, Back-up mode is activated. (V<sub>LVD</sub> > V<sub>DD</sub>)





Figure 71 shows the Timing diagram for Backup Mode input in Stop Mode.

Figure 71. Timing Diagram for Backup Mode Input in Stop Mode

## 10.10.4. Stop Mode

Stop Mode is invoked by executing the STOP instruction after setting the Stop Control (STOPCON) Register. In Stop Mode, the operation of the CPU and all peripherals is halted. Essentially, the on-chip main oscillator stops and the current consumption can be reduced. All system functions stop when the clock freezes, but data stored in the internal register file is retained. Stop Mode can be released in one of two ways: by a system reset or by an external interrupt. After releasing from Stop Mode, the value of STOPCON is cleared automatically.

The following code segment shows an example of how to enter Stop Mode.

| ORG | 0000h | ; | Reset | address |
|-----|-------|---|-------|---------|
| •   |       |   |       |         |
| •   |       |   |       |         |
| •   |       |   |       |         |



```
T, START
   JP
ENTER STOP:
   LD
             STOPCON, #0A5h
   STOP
   NOP
   NOP
   NOP
   RET
             0100h-3
   ORG
         T, START
   JP
                              ; Reset address
   ORG 0100h
START: LD BTCON, #03
                              ; Clear basic timer
                               ; counter.
.
•
•
MAIN: NOP
.
•
    CALL
             ENTER STOP
                             ; Enter Stop Mode
             BTCON, #02h
                               ; Clear basic timer counter.
   LD
    JP
             T, MAIN
```

## 10.10.5. Sources to Release Stop Mode

Stop Mode is released when the following sources go active:

- System reset by external reset pin (nRESET)
- System reset by Internal Power-On Reset (IPOR)
- External interrupt (INT0–INT9)
- SED & R circuit

## 10.10.6. Using nRESET Pin to Release Stop Mode

Stop Mode is released when the system reset signal goes active by nRESET Pin. All system and peripheral control registers are reset to their default hardware values and the con-



tents of all data registers are retained. When the oscillation stabilization interval has elapsed, the CPU starts the system initialization routine by fetching the program instruction stored in reset address.

## 10.10.7. Using IPOR to Release Stop Mode

Stop Mode is released when the system reset signal goes active by internal power-on reset (IPOR). All system and peripheral control registers are reset to their default hardware values and contents of all data registers are unknown states. When the oscillation stabilization interval has elapsed, the CPU starts the system initialization routine by fetching the program instruction stored in reset address.

# 10.10.8. Using an External Interrupt to Release Stop Mode

External interrupts can be used to release Stop Mode. When the RESET control bit is set to 0 (via the Smart Option at address 03Fh) and external interrupt is enabled, the S3F80P9 MCU is released from Stop Mode and generates reset signal. Conversely, when the RESET control bit is 1 (via the Smart Option at address 03Fh), the S3F80P9 MCU is only released from Stop Mode and does not generate reset signal. To wake-up from Stop Mode by external interrupt from INT0 to INT9, external interrupt should be enabled by setting corresponding control registers or instructions.

Note the following conditions regarding a Stop Mode release:

- If you release Stop Mode using an external interrupt, the current values in system and peripheral control registers are unchanged.
- If you use an external interrupt for Stop Mode release, program the duration of the oscillation stabilization interval. To program the duration, you must make the appropriate control and clock settings before entering Stop Mode.
- If you use an interrupt to release Stop Mode, the bit-pair setting for CLKCON.4/CLK-CON.3 remains unchanged and the currently selected clock value is used.

## 10.10.9. Stop Error Detect and Recovery

The Stop Error Detect and Recovery (SED & R) circuit is used to release Stop Mode and prevent any abnormal Stop Mode that occurs due to a phenomenon known as *battery bouncing*. The circuit executes two functions in relation to the internal logic of P0 and P2.4–P2.7. One of these two functions is to release from stop status by switching the level of the input port (P0 or P2.4–P2.7); the other is to prevent the S3F80P9 MCU from entering Stop Mode when the S3F80P9 MCU is in an abnormal status, as noted below.

**Release From Stop Mode.** When the RESET control bit is set to 0 (via the Smart Option at address 03Fh), if falling edge input signal enters in through Port 0 or P2.4–P2.7, the



S3F80P9 MCU is released from Stop Mode and generates reset signal.Conversely, when the RESET control bit is 1 (via the Smart Option at address 03Fh), the S3F80P9 MCU is only released Stop Mode, reset does not occur. When the falling edge of a pin on Port 0 and P2.4–P2.7 is entered, the S3F80P9 MCU is released from Stop Mode even though external interrupt is disabled.

**Preventing The Chip From Entering Abnormal Stop Mode.** The circuit detects the abnormal status by checking the port (P0 and P2.4–P2.7) status. If the S3F80P9 MCU is in abnormal status, it is prevented from entering Stop Mode.

The contents of the Stop Control (STOPCON) Register are described in Table 34.

| Bit           | 7                | 6                           | 5 | 4  | 3            | 2            | 1       | 0 |
|---------------|------------------|-----------------------------|---|----|--------------|--------------|---------|---|
| Reset         | 0                | 0                           | 0 | 0  | 0            | 0            | 0       | 0 |
| R/W           | W                | W                           | W | W  | W            | W            | W       | W |
| Address       |                  |                             |   | FI | Bh           |              |         |   |
| Note: R = rea | ad only; R/W = r | ead/write.                  |   |    |              |              |         |   |
| Bit           | Descriptio       | on                          |   |    |              |              |         |   |
| [7:0]         |                  | trol Register<br>Enable Sto |   |    | alue, then d | disable Stop | o Mode. |   |
|               |                  |                             | - | -  |              |              |         |   |

Notes:

>

1. To enter Stop Mode, the Stop Control (STOPCON) Register must be enabled just before a STOP instruction.

2. When the Stop Mode is released, the STOPCON value is cleared automatically.

3. It is prohibited to write another value into STOPCON.

**Note:** In P2.0–2.3, SED & R circuit is not implemented. Therefore, although 4 pins (P2.0–2.3) feature the falling edge input signal in Stop Mode, if external interrupt is disabled, the stop state on the S3F80P9 MCU is unchanged. Do not use Stop Mode if you are using an external clock source because  $X_{IN}$  input must be cleared internally to  $V_{SS}$  to reduce current leakage.

# **10.11. System Reset Operation**

System reset starts the oscillation circuit, synchronize chip operation with CPU clock, and initialize the internal CPU and peripheral modules. This procedure brings the S3F80P9 MCU into a known operating status. To allow time for internal CPU clock oscillation to stabilize, the reset pulse generator must be held to active level for a minimum time interval



after the power supply comes within tolerance. The minimum required reset operation for a oscillation stabilization time is 16 oscillation clocks. All system and peripheral control registers are subsequently reset to their default hardware values, which are listed in Table 35.

In summary, the following sequence of events occurs during a reset operation:

- All interrupts are disabled
- The watchdog function (Basic Timer) is enabled
- Port 0, 2 and 3 are set to Input Mode and all pull-up resistors are disabled for the I/O port pin circuits
- Peripheral control and data register settings are disabled and reset to their default hardware values
- The program counter (PC) is loaded with the program reset address in ROM, 0100h
- When the programmed oscillation stabilization time interval has elapsed, the instruction stored in reset address is fetched and executed

**Note:** To program the duration of the oscillation stabilization interval, make the appropriate settings to the Basic Timer Control (BTCON) Register before entering Stop Mode. Additionally, if the basic timer watchdog function (which causes a system reset if a basic timer counter overflow occurs) is not required, disable it by writing 1010b to the upper nibble of BTCON. However, Zilog recommends that you use BTCON to prevent the possibility of chip malfunction.

## 10.11.1. Hardware Reset Values

Table 35 lists the Set 1, Bank 0 reset values for CPU and system registers, peripheral control registers, and peripheral data registers following a reset operation. The following notation is used to represent the reset values in Table 35:

- A 1 or a 0 shows the reset bit value as logic 1 or logic 0, respectively
- An x means that the bit value is undefined after a reset
- A dash (-) means that the bit is either not used or not mapped (however, a 0 is read from the bit position)



209

|                                        |          | Address |     |   | ess Bit Values after |   |   |   |   |   |   |
|----------------------------------------|----------|---------|-----|---|----------------------|---|---|---|---|---|---|
| Register Name                          | Mnemonic | Dec     | Hex | 7 | 6                    | 5 | 4 | 3 | 2 | 1 | 0 |
| Timer 0 Counter Register               | TOCNT    | 208     | D0h | 0 | 0                    | 0 | 0 | 0 | 0 | 0 | 0 |
| Timer 0 Data Register                  | TODATA   | 209     | D1h | 1 | 1                    | 1 | 1 | 1 | 1 | 1 | 1 |
| Timer 0 Control Register               | TOCON    | 210     | D2h | 0 | 0                    | 0 | 0 | 0 | 0 | 0 | 0 |
| Basic Timer Control Register           | BTCON    | 211     | D3h | 0 | 0                    | 0 | 0 | 0 | 0 | 0 | 0 |
| Clock Control Register                 | CLKCON   | 212     | D4h | 0 | 0                    | 0 | 0 | 0 | 0 | 0 | 0 |
| System Flags Register                  | FLAGS    | 213     | D5h | х | х                    | х | х | х | х | 0 | 0 |
| Register Pointer 0                     | RP0      | 214     | D6h | 1 | 1                    | 0 | 0 | 0 | _ | _ | _ |
| Register Pointer 1                     | RP1      | 215     | D7h | 1 | 1                    | 0 | 0 | 1 | _ | _ | _ |
| Location D8h (SPH) is not mapped.      |          |         |     |   |                      |   |   |   |   |   |   |
| Stack Pointer Low Byte                 | SPL      | 217     | D9h | х | х                    | х | х | х | х | х | х |
| Instruction Pointer High Byte          | IPH      | 218     | DAh | х | х                    | х | х | х | х | х | х |
| Instruction Pointer Low Byte           | IPL      | 219     | DBh | х | х                    | х | х | х | х | х | х |
| Interrupt Request Register (read only) | IRQ      | 220     | DCh | 0 | 0                    | 0 | 0 | 0 | 0 | 0 | 0 |
| Interrupt Mask Register                | IMR      | 221     | DDh | Х | Х                    | х | х | х | х | х | х |
| System Mode Register                   | SYM      | 222     | DEh | 0 | _                    | _ | Х | х | Х | 0 | 0 |
| Register Page Pointer                  | PP       | 223     | DFh | 0 | 0                    | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 0 Data Register                   | P0       | 224     | E0h | 0 | 0                    | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 1 Data Register                   | P1       | 225     | E1h | 0 | 0                    | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 2 Data Register                   | P2       | 226     | E2h | 0 | 0                    | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 3 Data Register                   | P3       | 227     | E3h | 0 | _                    | 0 | 0 | 1 | 1 | 0 | 0 |
| Location E4h is not mapped.            |          |         |     |   |                      |   |   |   |   |   |   |
| Port 2 Interrupt Enable Register       | P2INT    | 229     | E5h | 0 | 0                    | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 2 Interrupt Pending Register      | P2PND    | 230     | E6h | 0 | 0                    | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 0 Pull-Up Enable Register         | P0PUR    | 231     | E7h | 0 | 0                    | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 0 Control Register High Byte      | P0CONH   | 232     | E8h | 0 | 0                    | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 0 Control Register Low Byte       | P0CONL   | 233     | E9h | 0 | 0                    | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 1 Control Register High Byte      | P1CONH   | 234     | EAh | 1 | 1                    | 1 | 1 | 1 | 1 | 1 | 1 |
| Port 1 Control Register Low Byte       | P1CONL   | 235     | EBh | 0 | 0                    | 0 | 0 | 0 | 0 | 0 | 0 |

### Table 35. Set1, Bank0 Register Values After Reset

Notes:

1. Although the SYM Register is not used, SYM.5 should always be 0. If you accidentally write a 1 to this bit during normal operation, a system malfunction can occur.

2. Except for T0CNTH, T0CNTL, IRQ, T1CNTH, T1CNTL, T2CNTH, T2CNTL, and BTCNT, which are read only, all registers in Set1 are read/write addressable.

3. A read-only register cannot be used as a destination field for the instructions OR, AND, LD, and LDB.

Zilog Embedded in Life An DXYS Company 210

|                                        |          | Address |     | Bi | t Val | ues | ies after Reset |   |   |   |     |  |
|----------------------------------------|----------|---------|-----|----|-------|-----|-----------------|---|---|---|-----|--|
| Register Name                          | Mnemonic | Dec     | Hex | 7  | 6     | 5   | 4               | 3 | 2 | 1 | 0   |  |
| Port 2 Control Register High Byte      | P2CONH   | 236     | ECh | 0  | 0     | 0   | 0               | 0 | 0 | 0 | 0   |  |
| Port 2 Control Register Low Byte       | P2CONL   | 237     | EDh | 0  | 0     | 0   | 0               | 0 | 0 | 0 | 0   |  |
| Port 2 Pull-Up Enable Register         | P2PUR    | 238     | EEh | 0  | 0     | 0   | 0               | 0 | 0 | 0 | 0   |  |
| Port 3 Control Register                | P3CON    | 239     | EFh | 0  | 0     | 0   | 0               | 0 | 0 | 0 | 0   |  |
| Location F0h is not mapped.            |          |         |     |    |       |     |                 |   |   |   |     |  |
| Port 0 Interrupt Enable Register       | P0INT    | 241     | F1h | 0  | 0     | 0   | 0               | 0 | 0 | 0 | 0   |  |
| Port 0 Interrupt Pending Register      | P0PND    | 242     | F2h | 0  | 0     | 0   | 0               | 0 | 0 | 0 | 0   |  |
| Counter A Control Register             | CACON    | 243     | F3h | 0  | 0     | 0   | 0               | 0 | 0 | 0 | 0   |  |
| Counter A Data Register High Byte      | CADATAH  | 244     | F4h | 1  | 1     | 1   | 1               | 1 | 1 | 1 | 1   |  |
| Counter A Data Register Low Byte       | CADATAL  | 245     | F5h | 1  | 1     | 1   | 1               | 1 | 1 | 1 | 1   |  |
| Timer 1 Counter Register High Byte     | T1CNTH   | 246     | F6h | 0  | 0     | 0   | 0               | 0 | 0 | 0 | 0   |  |
| Timer 1 Counter Register Low Byte      | T1CNTL   | 247     | F7h | 0  | 0     | 0   | 0               | 0 | 0 | 0 | 0   |  |
| Timer 1 Data Register High Byte        | T1DATAH  | 248     | F8h | 1  | 1     | 1   | 1               | 1 | 1 | 1 | 1   |  |
| Timer 1 Data Register Low Byte         | T1DATAL  | 249     | F9h | 1  | 1     | 1   | 1               | 1 | 1 | 1 | 1   |  |
| Timer 1 Control Register               | T1CON    | 250     | FAh | 0  | 0     | 0   | 0               | 0 | 0 | 0 | 0   |  |
| Stop Control Register                  | STOPCON  | 251     | FBh | 0  | 0     | 0   | 0               | 0 | 0 | 0 | 0   |  |
| Location FCh is not mapped; it is used | ing.     |         |     |    |       |     |                 |   |   |   |     |  |
| Basic Timer Counter                    | BTCNT    | 253     | FDh | 0  | 0     | 0   | 0               | 0 | 0 | 0 | 0   |  |
| External Memory Timing Register        | EMT      | 254     | FEh | 0  | 1     | 1   | 1               | 1 | 1 | 0 | _   |  |
| Interrupt Priority Register            | IPR      | 255     | FFh | х  | х     | х   | х               | х | х | х | х   |  |
| External Memory Timing Register        | EMT      | 254     | FEh | 0  | 1     | 1   | 1               | 1 |   | 1 | 1 0 |  |

### Table 35. Set1, Bank0 Register Values After Reset (Continued)

Notes:

1. Although the SYM Register is not used, SYM.5 should always be 0. If you accidentally write a 1 to this bit during normal operation, a system malfunction can occur.

2. Except for T0CNTH, T0CNTL, IRQ, T1CNTH, T1CNTL, T2CNTH, T2CNTL, and BTCNT, which are read only, all registers in Set1 are read/write addressable.

3. A read-only register cannot be used as a destination field for the instructions OR, AND, LD, and LDB.



Table 36 lists the Set1, Bank1 reset values for CPU and system registers, peripheral control registers, and peripheral data registers following a reset operation.

|                                       | Address  |                                                                |     |   | set |   |   |   |   |   |   |
|---------------------------------------|----------|----------------------------------------------------------------|-----|---|-----|---|---|---|---|---|---|
| Register Name                         | Mnemonic | Dec                                                            | Hex | 7 | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
| LVD Control Register                  | LVDCON   | 224                                                            | E0h | _ | _   | _ | _ | _ | _ | _ | 0 |
| Location E1h is not mapped.           |          |                                                                |     |   |     |   |   |   |   |   |   |
| Location E2h is not mapped.           |          |                                                                |     |   |     |   |   |   |   |   |   |
| Location E3h is not mapped.           |          |                                                                |     |   |     |   |   |   |   |   |   |
| Location E4h is not mapped.           |          |                                                                |     |   |     |   |   |   |   |   |   |
| Location E5h is not mapped.           |          |                                                                |     |   |     |   |   |   |   |   |   |
| Location E6h is not mapped.           |          |                                                                |     |   |     |   |   |   |   |   |   |
| Location E7h is not mapped.           |          |                                                                |     |   |     |   |   |   |   |   |   |
| Location E8h is not mapped.           |          |                                                                |     |   |     |   |   |   |   |   |   |
| Location E9h is not mapped.           |          |                                                                |     |   |     |   |   |   |   |   |   |
| Location EAh is not mapped.           |          |                                                                |     |   |     |   |   |   |   |   |   |
| Location EBh is not mapped.           |          |                                                                |     |   |     |   |   |   |   |   |   |
| Flash Memory Sector Address High Byte | FMSECH   | 236                                                            | ECh | 0 | 0   | 0 | 0 | 0 | 0 | 0 | 0 |
| Flash Memory Sector Address Low Byte  | FMSECL   | 237                                                            | EDh | 0 | 0   | 0 | 0 | 0 | 0 | 0 | 0 |
| Flash Memory User Programming Enable  | FMUSR    | 238                                                            | EEh | 0 | 0   | 0 | 0 | 0 | 0 | 0 | 0 |
| Flash Memory Control                  | FMCON    | 239                                                            | EFh | 0 | 0   | 0 | 0 | - | _ | _ | 0 |
| Reset Indicating                      | RESETID  | 240 F0h See the <u>Control Registers</u><br>chapter on page 50 |     |   |     |   |   |   |   |   |   |
| LVD Flag Level Selection              | LVDSEL   | 243                                                            | F1h | 0 | 0   | _ | _ | _ | _ | _ | _ |
| Port 1 Output Mode Pull-Up Enable     | P10UTPU  | 244                                                            | F2h | 0 | 0   | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 2 Output Mode Selection          | P2OUTMD  | 245                                                            | F3h | 0 | 0   | 0 | 0 | 0 | 0 | 0 | 0 |
| Port 3 Output Mode Pull-Up Enable     | P3OUTPU  | 246                                                            | F4h | _ | _   | 0 | 0 | _ | _ | 0 | 0 |

## Table 36. Set1, Bank1 Register Values After Reset



Table 37 describes the reset generation according to the condition of the Smart Option.

|           |                            |                 |   | Smart Optior                     | ו 1 <sup>st</sup> ו | Bit @ 3Fh                 |
|-----------|----------------------------|-----------------|---|----------------------------------|---------------------|---------------------------|
| Mode      | Reset Source               |                 |   | 1                                |                     | 0                         |
| Normal    | Reset Pin                  |                 | 0 | Reset                            | 0                   | Reset                     |
| Operating | Watchdog Timer Enable      |                 | 0 | Reset                            | 0                   | Reset                     |
|           | IPOR                       |                 | 0 | Reset                            | 0                   | Reset                     |
|           | LVD                        |                 | 0 | Reset                            | 0                   | Reset                     |
|           | External Interrupt (EI) P0 | and P2          | Х | External ISR                     | Х                   | External ISR              |
|           | External Interrupt (DI) P0 | ) and P2        | Х | Continue                         | Х                   | Continue                  |
| Stop Mode | Reset Pin                  |                 | 0 | Reset                            | 0                   | Reset                     |
|           | Watchdog Timer Enable      |                 | Х | STOP                             | Х                   | STOP                      |
|           | IPOR                       |                 | 0 | STOP Release<br>and Reset        | 0                   | STOP Release<br>and Reset |
|           | LVD                        |                 | Х | STOP                             | Х                   | STOP                      |
|           | External Interrupt (EI Ena | able) P0 and P2 | Х | STOP Release<br>and External ISR | 0                   | STOP Release<br>and Reset |
|           | SED & R P0                 | and P2.4–P2.7   | Х | STOP Release<br>and Continue     | 0                   | STOP Release and Reset    |
|           | P2.                        | .0–P2.3         | Х | STOP                             | Х                   | STOP                      |

### Table 37. Smart Option Reset Generation

Notes:

1. X means that a corresponding reset source do not generate reset signal. O means that a corresponding reset source generates reset signal.

2. Reset means that reset signal is generated and chip reset occurs.

3. Continue means that it executes the next instruction continuously without ISR execution.

4. External ISR means that chip executes the interrupt service routine of generated external interrupt source.

5. STOP means that the S3F80P9 MCU is in a stop state.

6. STOP Release and External ISR means that chip executes the external interrupt service routine of generated external interrupt source after STOP released.

7. STOP Release and Continue means that executes the next instruction continuously after STOP released.



# **10.12. Recommendation for Unused Pins**

To reduce overall power consumption, configure unused pins according to the guidelines listed in Table 38.

| Pin Name | Recommend                                                                                                                                                   | Example                                                                                                 |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| Port 0   | <ul><li>Set Input Mode.</li><li>Enable pull-up resistor.</li><li>No Connection for pins.</li></ul>                                                          | <ul> <li>P0CONH ← # 00h or 0FFh</li> <li>P0CONL ← # 00h or 0FFh</li> <li>P0PUR ← # 0FFh</li> </ul>      |
| Port 1   | <ul> <li>Set Open-Drain Output Mode.</li> <li>Set P1 Data Register to # 00h.</li> <li>Disable pull-up resistor.</li> <li>No Connection for pins.</li> </ul> | <ul> <li>P1CONH ← # 55h</li> <li>P1CONL ← # 55h</li> <li>P1 ← # 00h</li> </ul>                          |
| Port 2   | <ul> <li>Set Push-Pull Output Mode.</li> <li>Set P2 Data Register to # 00h.</li> <li>Disable pull-up resistor.</li> <li>No Connection for pins.</li> </ul>  | <ul> <li>P2CONH ← # 0AAh</li> <li>P2CONL ← # 0AAh</li> <li>P2 ← # 00h</li> <li>P2PUR ← # 00h</li> </ul> |
| P3.0-3.1 | <ul> <li>Set Push-Pull Output Mode.</li> <li>Set P3 Data Register to # 00h.</li> <li>No Connection for pins.</li> </ul>                                     | <ul> <li>P3CON ← # 11010010b</li> <li>P3 ← # 00h</li> </ul>                                             |
| Test     | Connect to V <sub>SS</sub> .                                                                                                                                | _                                                                                                       |

Table 38. Guideline for Unused Pins to Reduced Power Consumption

Table 39 summarizes the status of the Backup, Reset, and Stop modes.

| Item/Mode             | Backup                                                                                                                                                        | Reset Status                                                                                                                                                                                                                       | Stop                                                                                                     |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| Approach<br>Condition | <ul> <li>External nRESET pin is<br/>low level state or V<sub>DD</sub> is<br/>lower than V<sub>LVD</sub>.</li> </ul>                                           | <ul> <li>External nRESET pin is on rising edge.</li> <li>The rising edge at V<sub>DD</sub> is detected by LVD circuit when the V<sub>DD</sub> ≥ V<sub>LVD</sub>).</li> <li>Watchdog timer overflow signal is activated.</li> </ul> | <ul> <li>STOPCON ← # A5h STOP<br/>(LD STOPCON, # 0A5h)<br/>(STOP).</li> </ul>                            |
| Port status           | <ul> <li>All I/O ports are at floating status.</li> <li>All of the ports enter Input Mode but are blocked.</li> <li>Disable all pull-up resistors.</li> </ul> | <ul> <li>All I/O ports are at floating status.</li> <li>Disable all pull-up resistors.</li> </ul>                                                                                                                                  | <ul> <li>All of the ports keep the previous status.</li> <li>Output port data is not changed.</li> </ul> |



bany 214

## Table 39. Summary of Each Mode (Continued)

| Item/Mode              | Backup                                                                                                                                 | Reset Status                                                                                                                           | Stop                                                                        |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Control<br>Register    | <ul> <li>All control registers and<br/>system registers are<br/>initialized as a list; see<br/><u>Table 35</u> on page 209.</li> </ul> | <ul> <li>All control registers and<br/>system registers are<br/>initialized as a list; see<br/><u>Table 35</u> on page 209.</li> </ul> | _                                                                           |
| Releasing<br>Condition | <ul> <li>External nRESET pin is<br/>high (rising edge).</li> <li>The rising edge of LVD<br/>circuit is generated.</li> </ul>           | <ul> <li>After passing an oscillation<br/>warm-up time.</li> </ul>                                                                     | <ul><li>External interrupt, or reset</li><li>SED &amp; R circuit.</li></ul> |
| Others                 | There is no current consumption in chip.                                                                                               | Input leakage current can occur in the chip.                                                                                           | Dependent on control     program                                            |



# 10.13. Reset Source Indicating Register

The contents of the Reset Source Indicating (RESETID) Register are described in Table 40. The state of the RESETID depends on the source of the reset; see Table 41.

| Bit          | 7                                                                                                                                                                                                | 6                                              | 5          | 4                       | 3   | 2   | 1   | 0   |  |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------|-------------------------|-----|-----|-----|-----|--|
| R/W          | _                                                                                                                                                                                                | _                                              | _          | R/W                     | R/W | R/W | R/W | R/W |  |
| Address      |                                                                                                                                                                                                  |                                                |            | F                       | 0h  |     |     |     |  |
| Note: R = re | ad only; R/W = r                                                                                                                                                                                 | ead/write.                                     |            |                         |     |     |     |     |  |
| Bit          | Descriptio                                                                                                                                                                                       | n                                              |            |                         |     |     |     |     |  |
| [7:5]        | <b>Reserved</b><br>These bits                                                                                                                                                                    | are reserve                                    | ed must be | e set to 000.           |     |     |     |     |  |
| [4]          | nRESET Pin Indicating Bit<br>0: Reset is not generated by nRESET pin when read.<br>1: Reset is generated by nRESET pin when read.                                                                |                                                |            |                         |     |     |     |     |  |
| [3]          | <b>Key-in Reset Indicating Bit</b><br>0: Reset is not generated by P0, P2.4–P2.7 external INT or SED & R when read.<br>1: Reset is generated by P0, P2.4–P2.7 external INT or SED & R when read. |                                                |            |                         |     |     |     |     |  |
| [2]          | WDT Reset Indicating Bit<br>0: Reset is not generated by WDT when read.<br>1: Reset is generated by WDT when read.                                                                               |                                                |            |                         |     |     |     |     |  |
| [1]          | 0: Reset is                                                                                                                                                                                      | t <b>Indicating</b><br>not genera<br>generated | ted by LVI | D when read             | 1.  |     |     |     |  |
| [0]          | 0: Reset is                                                                                                                                                                                      | t Indicating<br>not genera<br>generated        | ted by PO  | R when rea<br>hen read. | d.  |     |     |     |  |

#### Table 41. State of RESETID Depends on Reset Source

| Bit          | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------------|---|---|---|---|---|---|---|---|
| POR          | _ | _ | _ | 0 | 0 | 0 | 1 | 1 |
| LVD          | - | - | _ | 0 | 0 | 0 | 1 | 2 |
| WDT, Key-in, | - | - | - |   | 3 |   | 2 | 2 |

or nReset Pin

Notes:

1. To clear an indicating register, write a 0 to indicating flag bit. Writing a 1 to an reset indicating flag (RESETID.0–4) has no effect.

2. Not affected by any other reset.

3. Bits corresponding to sources that are active at the time of reset will be set.



# Chapter 11. I/O Ports

The S3F80P9 microcontroller features three packages.

The 32-pin SOP and QFN package types offer a total of 26 I/O pins. Among these are four bit-programmable I/O ports, P0–P3. Three ports, P0–P2, are 8-bit ports; P3 is a 2-bit port.

The 28-pin SOP package type offer a total of 22 I/O pins. Among these are four bit-programmable I/O ports, P0–P3. Two ports, P0 and P2, are 8-bit ports; P1 is a 4-bit port.

The 44-pin QFP package type offer a total of 26 I/O pins, including four bit-programmable I/O ports, P0–P3. Three ports, P0, P1, and P2, are 8-bit ports; P3 is a 2-bit port.

Each port is bit-programmable and can be flexibly configured to meet application design requirements. The CPU accesses ports by directly writing or reading port registers. No special I/O instructions are required.

For IR applications, Port 0, Port 1, and Port 2 are usually configured to the keyboard matrix and Port 3 is used to IR drive pins.

Tables 42 and 43 provide a general overview of the S3F80P9 MCU's I/O port functions for the 32- and 44-pin packages and the 28-pin package, respectively.

### Table 42. S3F80P9 Port Configuration Overview (32- and 44-Pin Packages)

| Port      | Configuration Options                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Port 0    | 8-bit general-purpose I/O port; Input or push-pull output; external interrupt input on falling edges, rising edges, or both edges; all P0 pin circuits feature noise filters and Interrupt Enable/Disable (P0INT) Register and the Pending Control (P0PND) Register; pull-up resistors can be assigned to individual P0 pins using the P0PUR register settings. This port is dedicated for key input in IR controller applications. |
| Port 1    | 8-bit general-purpose I/O port; input with or without pull-ups, open-drain output, or push-pull output. This port is dedicated for key output in IR controller applications.                                                                                                                                                                                                                                                        |
| Port 2    | 8-bit general-purpose I/O port; input, open-drain output, or push-pull output. The P2 pins, P2.0–P2.7, can be used as external interrupt inputs and contain noise filters. The P2INT register is used to enable/disable interrupts and P2PND bits can be polled by software for interrupt pending control. Pull-up resistors can be assigned to individual P2 pins using P2PUR register settings.                                   |
| P3.0–P3.1 | 2-bit I/O port; P3.0 and P3.1 are configured input functions (Input Mode, with or without pull-<br>up, for T0CK, T0CAP, or T1CAP) or output functions (Push-Pull or Open-Drain Output<br>Mode, or for REM and T0PWM). P3.1 is dedicated for IR drive pin and P3.0 can be used for<br>indicator LED drive.                                                                                                                           |



## Table 43. S3F80P9 Port Configuration Overview (28-Pin SOP)

| Port       | Configuration Options                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Port 0     | 8-bit general-purpose I/O port; Input or push-pull output; external interrupt input on falling edges, rising edges, or both edges; all P0 pin circuits feature noise filters and Interrupt Enable/Disable (P0INT) Register and the Pending Control (P0PND) Register; pull-up resistors can be assigned to individual P0 pins using the P0PUR register settings. This port is dedicated for key input in IR controller applications. |
| P1.0– P1.3 | General-purpose I/O port; input with or without pull-ups, open-drain output, or push-pull output. This port is dedicated for key output in IR controller applications. After reset, the initial status is the CMOS input.                                                                                                                                                                                                           |
| Port 2     | 8-bit general-purpose I/O port; input, open-drain output, or push-pull output. The P2 pins, P2.0–P2.7, can be used as external interrupt inputs and contain noise filters. The P2INT register is used to enable/disable interrupts and P2PND bits can be polled by software for interrupt pending control. Pull-up resistors can be assigned to individual P2 pins using P2PUR register settings.                                   |
| P3.0–P3.1  | 2-bit I/O port; P3.0 and P3.1 are configured input functions (Input Mode, with or without pull-<br>up, for T0CK, T0CAP, or T1CAP) or output functions (Push-Pull or Open-Drain Output<br>Mode, or for REM and T0PWM). P3.1 is dedicated for IR drive pin and P3.0 can be used for<br>indicator LED drive.                                                                                                                           |



# 11.1. Port Data Registers

Table 44 provides an overview of the register locations of all four S3F80P9 I/O port data registers. Data registers for ports 0, 1, and 2 feature the general format shown in Figure 72.

| Register Name        | Mnemonic | Decimal | Hex | Location    | Read/Write |
|----------------------|----------|---------|-----|-------------|------------|
| Port 0 Data Register | P0       | 224     | E0h | Set1, Bank0 | R/W        |
| Port 1 Data Register | P1       | 225     | E1h | Set1, Bank0 | R/W        |
| Port 2 Data Register | P2       | 226     | E2h | Set1, Bank0 | R/W        |
| Port 3 Data Register | P3       | 227     | E3h | Set1, Bank0 | R/W        |



Figure 72. S3F80P9 I/O Port Data Register Format

**Note:** Because Port 3 is a 2-bit I/O port, the Port 3 data register only contains values for P3.0–P3.1. The P3 Register also contains a special carrier on/off bit, P3.7; see the Port 3 Registers section on page 234 for details. All other S3F80P9 I/O ports are 8-bit.

# **11.2. Pull-Up Resistor Enable Registers**

Pull-up resistors can be assigned to the pin circuits of individual pins in Ports 0 and 2. To assign these pull-up resistors, enter the appropriate settings to the corresponding pull-up resistor enable registers POPUR and P2PUR. These registers are located in Set 1, Bank 0 at locations E7h and EEh, respectively, and are read/write accessible using Register Addressing Mode.

A pull-up resistor can be assigned to the Port 1 pins using the basic port configuration settings in the P1CONH and P1CONL registers. Pull-up resistors can also be assigned to Port 3 pins



P3.0 and P3.1 in Input Mode using the basic port configuration settings in the P3CON Register. The contents of the Port 0 Pull-Up Resistor Enable Register are described in Table 45.

Table 45. Port 0 Pull-Up Resistor Enable Register (P0PUR; Set1, Bank0)

| Bit          | 7                | 6                                  | 5 | 4  | 3  | 2 | 1 | 0 |
|--------------|------------------|------------------------------------|---|----|----|---|---|---|
| Reset        | 0                | 0                                  | 0 | 0  | 0  | 0 | 0 | 0 |
| R/W          |                  |                                    |   | R/ | W  |   |   |   |
| Address      |                  |                                    |   | E7 | 'n |   |   |   |
| Note: R = re | ad only; R/W = r | ead/write.                         |   |    |    |   |   |   |
| Bit          | Descriptio       | on                                 |   |    |    |   |   |   |
| [7]          | 0: Disable       | <b>Jp Resisto</b><br>pull-up resis |   |    |    |   |   |   |
| [6]          | 0: Disable       | <b>Jp Resisto</b><br>pull-up resis |   |    |    |   |   |   |
| [5]          | 0: Disable       | <b>Jp Resisto</b><br>pull-up resis |   |    |    |   |   |   |
| [4]          | 0: Disable       | <b>Jp Resisto</b><br>pull-up resis |   |    |    |   |   |   |
| [3]          | 0: Disable       | <b>Jp Resisto</b><br>pull-up resis |   |    |    |   |   |   |
| [2]          | 0: Disable       | <b>Jp Resisto</b><br>pull-up resis |   |    |    |   |   |   |
| [1]          | 0: Disable       | <b>Jp Resisto</b><br>pull-up resis |   |    |    |   |   |   |
| [0]          |                  | pull-up resis                      |   |    |    |   |   |   |

**Notes:** 1. Pull-up resistors can be assigned to the Port 3 pins, P3.0 and P3.1, by making the appropriate settings in the Port 3 Control (P3CON) Register.

2. Pull-up resistors can be assigned to the Port 1 pins by making the appropriate settings in the Port 1 Control (P1CONL and P1CONH) registers.

>



# 11.3. Port 0 Registers

Port 0 is an 8-bit I/O port with individually-configurable pins that are accessed directly by writing or reading the Port 0 Data Register, P0, at location F0h in Set1, Bank1. P0.0-P0.7 can serve as inputs (with or without pull-ups) and push-pull outputs

## 11.3.0.1. Port 0 Control Registers

Port 0 provides two 8-bit control registers, P0CONH for P0.4–P0.7 and P0CONL for P0.0–P0.3 (see Tables 46 and 47). A reset clears these P0CONH and P0CONL registers to 00h, configuring all pins to Input Mode. When Port 0 is in Input Mode, the following three selections are available:

- Schmitt-trigger input with interrupt generation on falling signal edges
- Schmitt-trigger input with interrupt generation on rising signal edges
- Schmitt-trigger input with interrupt generation on falling/rising signal edges

The contents of the Port 0 Control High Byte (P0CONH) Register are described in Table 46.

| Bit     | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---------|-----|---|---|---|---|---|---|---|--|
| Reset   | 0   | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| R/W     | R/W |   |   |   |   |   |   |   |  |
| Address | E8h |   |   |   |   |   |   |   |  |

### Table 46. Port 0 Control Register High Byte (P0CONH; Set1, Bank0)

Note: R = read only; R/W = read/write.

| Bit   | Description                                                 |  |
|-------|-------------------------------------------------------------|--|
| [7:6] | P0.7/INT4 Mode Selection Bits                               |  |
|       | 00: CMOS Input Mode; interrupt on falling edges.            |  |
|       | 01: CMOS Input Mode; interrupt on rising and falling edges. |  |
|       | 10: Push-Pull Output Mode.                                  |  |
|       | 11: CMOS Input Mode; interrupt on rising edges.             |  |
| [5:4] | P0.6/INT4 Mode Selection Bits                               |  |
|       | 00: CMOS Input Mode; interrupt on falling edges.            |  |
|       | 01: CMOS Input Mode; interrupt on rising and falling edges. |  |
|       | 10: Push-Pull Output Mode.                                  |  |
|       | 11: CMOS Input Mode; interrupt on rising edges.             |  |

Notes:

1. The INT4 external interrupts at the P0.7–P0.4 pins share the same interrupt level (IRQ7) and interrupt vector address (E8h).

2. Assign pull-up resistors to individual Port 0 pins by making the appropriate settings to the P0PUR Register. (P0PUR.7-P0PUR.4).



| Bit   | Description (Continued)                                     |
|-------|-------------------------------------------------------------|
| [3:2] | P0.5/INT4 Mode Selection Bits                               |
| • •   | 00: CMOS Input Mode; interrupt on falling edges.            |
|       | 01: CMOS Input Mode; interrupt on rising and falling edges. |
|       | 10: Push-Pull Output Mode.                                  |
|       | 11: CMOS Input Mode; interrupt on rising edges.             |
| [1:0] | P0.4/INT4 Mode Selection Bits                               |
|       | 00: CMOS Input Mode; interrupt on falling edges.            |
|       | 01: CMOS Input Mode; interrupt on rising and falling edges. |
|       | 10: Push-Pull Output Mode.                                  |
|       | 11: CMOS Input Mode; interrupt on rising edges.             |
|       |                                                             |

Notes:

- 1. The INT4 external interrupts at the P0.7–P0.4 pins share the same interrupt level (IRQ7) and interrupt vector address (E8h).
- 2. Assign pull-up resistors to individual Port 0 pins by making the appropriate settings to the P0PUR Register. (P0PUR.7–P0PUR.4).

The contents of the Port 0 Control Low Byte (P0CONL) Register are described in Table 47.

| Bit     | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---------|---|---|---|----|----|---|---|---|
| Reset   | 0 | 0 | 0 | 0  | 0  | 0 | 0 | 0 |
| R/W     |   |   |   | R/ | W  |   |   |   |
| Address |   |   |   | E  | 9h |   |   |   |

| Bit       | Description                                                                                             |
|-----------|---------------------------------------------------------------------------------------------------------|
| [7:6]     | P0.3/INT3 Mode Selection Bits                                                                           |
|           | 00: CMOS Input Mode; interrupt on falling edges.                                                        |
|           | 01: CMOS Input Mode; interrupt on rising and falling edges.                                             |
|           | 10: Push-Pull Output Mode.                                                                              |
|           | 11: CMOS Input Mode; interrupt on rising edges.                                                         |
| [5:4]     | P0.2/INT2 Mode Selection Bits                                                                           |
|           | 00: CMOS Input Mode; interrupt on falling edges.                                                        |
|           | 01: CMOS Input Mode; interrupt on rising and falling edges.                                             |
|           | 10: Push-Pull Output Mode.                                                                              |
|           | 11: CMOS Input Mode; interrupt on rising edges.                                                         |
| Note: The | INT3–INT0 external interrupts at P0.3–P0.0 are interrupt level IRQ6. Each interrupt contains a separate |

Note: The INT3–INT0 external interrupts at P0.3–P0.0 are interrupt level IRQ6. Each interrupt contains a separate vector address. Assign pull-up resistors to individual Port 0 pins by making the appropriate settings to the P0PUR Register. (P0PUR.3–P0PUR.0).



222

| Bit   | Description (Continued)                                                                                                                                                                                                                                     |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [3:2] | P0.1/INT1 Mode Selection Bits                                                                                                                                                                                                                               |
|       | 00: CMOS Input Mode; interrupt on falling edges.                                                                                                                                                                                                            |
|       | 01: CMOS Input Mode; interrupt on rising and falling edges.                                                                                                                                                                                                 |
|       | 10: Push-Pull Output Mode.                                                                                                                                                                                                                                  |
|       | 11: CMOS Input Mode; interrupt on rising edges.                                                                                                                                                                                                             |
| [1:0] | P0.0/INT0 Mode Selection Bits                                                                                                                                                                                                                               |
|       | 00: CMOS Input Mode; interrupt on falling edges.                                                                                                                                                                                                            |
|       | 01: CMOS Input Mode; interrupt on rising and falling edges.                                                                                                                                                                                                 |
|       | 10: Push-Pull Output Mode.                                                                                                                                                                                                                                  |
|       | 11: CMOS Input Mode; interrupt on rising edges.                                                                                                                                                                                                             |
| Note: | The INT3–INT0 external interrupts at P0.3–P0.0 are interrupt level IRQ6. Each interrupt contains a separate vector address. Assign pull-up resistors to individual Port 0 pins by making the appropriate settings to the P0PUR Register. (P0PUR.3–P0PUR.0). |

The contents of the Port 0 External Interrupt Enable (P0INT) Register are described in Table 48.

| Bit     | 7 | 6 | 5 | 4 | 3  | 2 | 1 | 0 |
|---------|---|---|---|---|----|---|---|---|
| Reset   | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 |
| R/W     |   |   |   | R | W  |   |   |   |
| Address |   |   |   | F | 1h |   |   |   |

Note: R = read only; R/W = read/write.

| Bit | Description                                                                                       |
|-----|---------------------------------------------------------------------------------------------------|
| [7] | <b>P0.7 External Interrupt (INT4) Enable Bit</b><br>0: Disable interrupt.<br>1: Enable interrupt. |
| [6] | <b>P0.6 External Interrupt (INT4) Enable Bit</b><br>0: Disable interrupt.<br>1: Enable interrupt. |
| [5] | <b>P0.5 External Interrupt (INT4) Enable Bit</b><br>0: Disable interrupt.<br>1: Enable interrupt. |
| [4] | <b>P0.4 External Interrupt (INT4) Enable Bit</b><br>0: Disable interrupt.<br>1: Enable interrupt. |
| [3] | P0.3 External Interrupt (INT3) Enable Bit<br>0: Disable interrupt.<br>1: Enable interrupt.        |



223

| Bit | Description (Continued)                                                                                  |
|-----|----------------------------------------------------------------------------------------------------------|
| [2] | <b>P0.2 External Interrupt (INT2) Enable Bit</b><br>0: Disable interrupt.<br>1: <b>Enable interrupt.</b> |
| [1] | P0.1 External Interrupt (INT1) Enable Bit<br>0: Disable interrupt.<br>1: Enable interrupt.               |
| [0] | P0.0 External Interrupt (INT0) Enable Bit<br>0: Disable interrupt.<br>1: Enable interrupt.               |

The contents of the Port 0 External Interrupt Pending (P0PND) Register are described in Table 49.

### Table 49. Port 0 External Interrupt Pending Register (P0PND; Set1, Bank0)

| Bit     | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---------|---|---|---|----|----|---|---|---|
| Reset   | 0 | 0 | 0 | 0  | 0  | 0 | 0 | 0 |
| R/W     |   |   |   | R  | W  |   |   |   |
| Address |   |   |   | F. | 2h |   |   |   |

Note: R = read only; R/W = read/write.

| Bit | Description                                                                                                                                                     |  |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| [7] | <b>P0.7 External Interrupt (INT4) Pending Flag Bit*</b><br>0: No P0.7 external interrupt pending when read.<br>1: P0.7 external interrupt is pending when read. |  |
| [6] | <b>P0.6 External Interrupt (INT4) Pending Flag Bit</b><br>0: No P0.6 external interrupt pending when read.<br>1: P0.6 external interrupt is pending when read.  |  |
| [5] | <b>P0.5 External Interrupt (INT4) Pending Flag Bit</b><br>0: No P0.5 external interrupt pending when read.<br>1: P0.5 external interrupt is pending when read.  |  |
| [4] | <b>P0.4 External Interrupt (INT4) Pending Flag Bit</b><br>0: No P0.4 external interrupt pending when read.<br>1: P0.4 external interrupt is pending when read.  |  |
| [3] | <b>P0.3 External Interrupt (INT3) Pending Flag Bit</b><br>0: No P0.3 external interrupt pending when read.<br>1: P0.3 external interrupt is pending when read.  |  |

Note: \*To clear an interrupt pending condition, write a 0 to the appropriate pending flag bit. Writing a 1 to an interrupt pending flag (P0PND.7–0) has no effect.



224

| Bit   | Description (Continued)                                                                                                                                        |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [2]   | <b>P0.2 External Interrupt (INT2) Pending Flag Bit</b><br>0: No P0.2 external interrupt pending when read.<br>1: P0.2 external interrupt is pending when read. |
| [1]   | <b>P0.1 External Interrupt (INT1) Pending Flag Bit</b><br>0: No P0.1 external interrupt pending when read.<br>1: P0.1 external interrupt is pending when read. |
| [0]   | <b>P0.0 External Interrupt (INT0) Pending Flag Bit</b><br>0: No P0.0 external interrupt pending when read.<br>1: P0.0 external interrupt is pending when read. |
| Note: | *To clear an interrupt pending condition, write a 0 to the appropriate pending flag bit. Writing a 1 to an interrupt pending flag (P0PND.7–0) has no effect.   |

These control registers settings can be used to select Input Mode (with or without pullups) or to select Push-Pull Output Mode and enable the alternative functions.

When programming the port, note that any alternative peripheral I/O function you configure using the Port 0 Control registers must also be enabled in the associated peripheral module.

# 11.3.1. Port 1 Registers

Port 1 is an 8-bit I/O port with individually-configurable pins. These Port 1 pins are accessed directly by writing or reading the Port 1 Data (P1) Register at location F1h in Set1, Bank1. Port pins P1.0–P1.7 can serve as inputs (with or without pull-ups) and outputs (push-pull or open-drain).

## 11.3.1.1. Port 1 Control Registers

Port 1 contains two 8-bit control registers: P1CONH for P1.4–P1.7 and P1CONL for P1.0–P1.3 (see Tables 50 and 51). A reset clears these P1CONH and P1CONL registers to 00h, thereby configuring all pins to Input Mode. These control registers' settings can be used to select Input Mode (with or without pull-ups) or Output Mode.





### Table 50. Port 1 Control Register High Byte (P1CONH; Set1, Bank0)

| Bit           | 7                                                                    | 6                                           | 5                       | 4   | 3  | 2 | 1 | 0 |
|---------------|----------------------------------------------------------------------|---------------------------------------------|-------------------------|-----|----|---|---|---|
| Reset         | 1                                                                    | 1                                           | 1                       | 1   | 1  | 1 | 1 | 1 |
| R/W           |                                                                      |                                             |                         | R/  | W  |   |   |   |
| Address       |                                                                      |                                             |                         | E   | \h |   |   |   |
| Note: R = rea | ad only; R/W = re                                                    | ead/write.                                  |                         |     |    |   |   |   |
| Bit           | Descriptio                                                           | n                                           |                         |     |    |   |   |   |
| [7:6]         | <b>P1.7 Mode</b><br>00: CMOS<br>01: Open-E<br>10: Push-P<br>11: CMOS | Input Mode<br>Drain Outpu<br>Pull Output I  | e.<br>It Mode.<br>Node. | de. |    |   |   |   |
| [5:4]         | <b>P1.6 Mode</b><br>00: CMOS<br>01: Open-E<br>10: Push-P<br>11: CMOS | Input Mode<br>Drain Outpu<br>Pull Output I  | e.<br>It Mode.<br>Mode. | de. |    |   |   |   |
| [3:2]         | <b>P1.5 Mode</b><br>00: CMOS<br>01: Open-E<br>10: Push-P<br>11: CMOS | Input Mode<br>Drain Output<br>Pull Output I | e.<br>It Mode.<br>Node. | de. |    |   |   |   |
| [1:0]         | <b>P1.4 Mode</b><br>00: CMOS<br>01: Open-E<br>10: Push-P<br>11: CMOS | Input Mode<br>Drain Output<br>Pull Output I | e.<br>It Mode.<br>Node. | de. |    |   |   |   |

1. P1CONH is not available in the 28-pin package.

 P1CONH contains a reset value of 0FFh. After a reset, the initial values of Port 1.4–1.7 become CMOS inputs with Pull-Up Mode.

> When programming the port, note that any alternative peripheral I/O function you configure using the Port 1 Control registers must also be enabled in the associated peripheral module.



Embedded in Life An DXYS Company 226

The contents of the Port 1 Control Low Byte (P1CONL) Register are described in Table 51.

Table 51. Port 1 Control Register Low Byte (P1CONL; Set1, Bank0)

| Bit          | 7                                                                    | 6                                        | 5              | 4   | 3  | 2 | 1 | 0 |
|--------------|----------------------------------------------------------------------|------------------------------------------|----------------|-----|----|---|---|---|
| Reset        | 0                                                                    | 0                                        | 0              | 0   | 0  | 0 | 0 | 0 |
| R/W          |                                                                      |                                          |                | R/  | W  |   |   |   |
| Address      |                                                                      |                                          |                | E   | 3h |   |   |   |
| Note: R = re | ead only; R/W = re                                                   | ead/write.                               |                |     |    |   |   |   |
| Bit          | Descriptio                                                           | n                                        |                |     |    |   |   |   |
| [7:6]        | P1.3 Mode<br>00: CMOS<br>01: Open-I<br>10: Push-F<br>11: CMOS        | Input Mode<br>Drain Output               | e.<br>It Mode. | de. |    |   |   |   |
| [5:4]        | <b>P1.2 Mode</b><br>00: CMOS<br>01: Open-E<br>10: Push-F<br>11: CMOS | Input Mode<br>Drain Outpu<br>Pull Output | e.<br>It Mode. | de. |    |   |   |   |
| [3:2]        | <b>P1.1 Mode</b><br>00: CMOS<br>01: Open-E<br>10: Push-P<br>11: CMOS | Input Mode<br>Drain Output               | e.<br>It Mode. | de. |    |   |   |   |
| [1:0]        | <b>P1.0 Mode</b><br>00: CMOS<br>01: Open-E<br>10: Push-F<br>11: CMOS | Input Mode<br>Drain Outpu<br>Pull Output | e.<br>it Mode. | de. |    |   |   |   |

Zilog Embedded in Life An DIXYS Company 227

The contents of the Port 1 Output Pull-Up Resistor Enable (P1OUTPU) Register are described in Table 52.

| Table 52. Port 1 | Output Pull-Up | Resistor Enable Reg | jister (P1OUTPU; Set1 | . Bank1) |
|------------------|----------------|---------------------|-----------------------|----------|
|                  |                |                     |                       | ,        |

| Bit          | 7                | 6                                        | 5     | 4          | 3      | 2 | 1 | 0 |
|--------------|------------------|------------------------------------------|-------|------------|--------|---|---|---|
| Reset        | 0                | 0                                        | 0     | 0          | 0      | 0 | 0 | 0 |
| R/W          |                  |                                          |       | R          | /W     |   |   |   |
| Address      |                  |                                          |       | F          | 2h     |   |   |   |
| Note: R = re | ad only; R/W = r | ead/write.                               |       |            |        |   |   |   |
| Bit          | Descriptio       | on                                       |       |            |        |   |   |   |
| [7]          | 0: Disable       | ut Mode Pu<br>pull-up resis              | stor. | istor Enab | le Bit |   |   |   |
| [6]          | 0: Disable       | ut Mode Pu<br>pull-up resis              | stor. | istor Enab | le Bit |   |   |   |
| [5]          | 0: Disable       | ut Mode Pu<br>pull-up resis              | stor. | istor Enab | le Bit |   |   |   |
| [4]          | 0: Disable       | ut Mode Pu<br>pull-up resis              | stor. | istor Enab | le Bit |   |   |   |
| [3]          | 0: Disable       | ut Mode Pu<br>pull-up resis              | stor. | istor Enab | le Bit |   |   |   |
| [2]          | 0: Disable       | ut Mode Pu<br>pull-up resis              | stor. | istor Enab | le Bit |   |   |   |
| [1]          | 0: Disable       | ut Mode Pu<br>pull-up resis              | stor. | istor Enab | le Bit |   |   |   |
| [0]          | 0: Disable       | ut Mode Pu<br>pull-up resisoull-up resis | stor. | istor Enab | le Bit |   |   |   |



# 11.3.2. Port 2 Registers

Port 2 is an 8-bit I/O port with individually-configurable pins which are accessed directly by writing or reading the Port 2 Data (P2) Register at location F2h in Set1, Bank1. P2.0–P2.7 can serve as inputs (with or without pull-ups) and push-pull outputs.

## 11.3.2.1. Port 2 Control Registers

Port 2 provides two 8-bit control registers, P2CONH for P2.4–P2.7 and P2CONL for P2.0–P2.3 (see Tables 53 and 54). A reset clears these P2CONH and P2CONL registers to 00h, configuring all pins to Input Mode. Use control register settings to select Input Mode (with or without pull-ups) or to select Push-Pull Output Mode and enable the alternative functions.

When programming the port, note that any alternative peripheral I/O function you configure using the Port 2 Control registers must also be enabled in the associated peripheral module.

The contents of the Port 2 Control High Byte Register (P2CONH) are described in Table 53.

| Table 53. Port 2 Control Register High E | Byte (P2CONH; Set1, Bank0) |
|------------------------------------------|----------------------------|
|------------------------------------------|----------------------------|

| Bit     | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---------|---|---|---|----|----|---|---|---|
| Reset   | 0 | 0 | 0 | 0  | 0  | 0 | 0 | 0 |
| R/W     |   |   |   | R/ | W  |   |   |   |
| Address |   |   |   | E  | Ch |   |   |   |

| Bit       | Description                                                                                                    |
|-----------|----------------------------------------------------------------------------------------------------------------|
| [7:6]     | P2.7/INT9 Mode Selection Bits                                                                                  |
|           | 00: CMOS Input Mode; interrupt on falling edges.                                                               |
|           | 01: CMOS Input Mode; interrupt on rising and falling edges.                                                    |
|           | 10: Output Mode; push-pull or open-drain output; see the Port 2 Output Mode Selection<br>Register on page 231. |
|           | 11: CMOS Input Mode; interrupt on rising edges.                                                                |
| [5:4]     | P2.6/INT9 Mode Selection Bits                                                                                  |
|           | 00: CMOS Input Mode; interrupt on falling edges.                                                               |
|           | 01: CMOS Input Mode; interrupt on rising and falling edges.                                                    |
|           | 10: Output Mode; push-pull or open-drain output; see the Port 2 Output Mode Selection<br>Register on page 231. |
|           | 11: CMOS Input Mode; interrupt on rising edges.                                                                |
| Note: Pul | -up resistors can be assigned to individual Port 2 pins by making the appropriate settings to the P2PUR        |

Note: Pull-up resistors can be assigned to individual Port 2 pins by making the appropriate settings to the P2PUR Control Register, location EEh, Set1, Bank0.



229

| Bit   | Description (Continued)                                                                                                      |
|-------|------------------------------------------------------------------------------------------------------------------------------|
| [3:2] | P2.5/INT9 Mode Selection Bits                                                                                                |
|       | 00: CMOS Input Mode; interrupt on falling edges.                                                                             |
|       | 01: CMOS Input Mode; interrupt on rising and falling edges.                                                                  |
|       | 10: Output Mode; push-pull or open-drain output; see the <u>Port 2 Output Mode Selection</u><br><u>Register</u> on page 231. |
|       | 11: CMOS Input Mode; interrupt on rising edges.                                                                              |
| [1:0] | P2.4/INT9 Mode Selection Bits                                                                                                |
|       | 00: CMOS Input Mode; interrupt on falling edges.                                                                             |
|       | 01: CMOS Input Mode; interrupt on rising and falling edges.                                                                  |
|       | 10: Output Mode; push-pull or open-drain output; see the <u>Port 2 Output Mode Selection</u><br><u>Register</u> on page 231. |
|       | 11: CMOS Input Mode; interrupt on rising edges.                                                                              |
| Note: | Pull-up resistors can be assigned to individual Port 2 pins by making the appropriate settings to the P2PUR                  |

Control Register, location EEh, Set1, Bank0.

The contents of the Port 2 Control Low Byte (P2CONL) Register are described in Table 54.

| Bit     | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---------|---|---|---|----|----|---|---|---|
| Reset   | 0 | 0 | 0 | 0  | 0  | 0 | 0 | 0 |
| R/W     |   |   |   | R  | W  |   |   |   |
| Address |   |   |   | El | Dh |   |   |   |

### Table 54. Port 2 Control Register Low Byte (P2CONL; Set1, Bank0)

Note: R = read only; R/W = read/write.

| Bit   | Description                                                                                                    |
|-------|----------------------------------------------------------------------------------------------------------------|
| [7:6] | P2.3/INT8 Mode Selection Bits                                                                                  |
|       | 00: CMOS Input Mode; interrupt on falling edges.                                                               |
|       | 01: CMOS Input Mode; interrupt on rising edges and falling edges.                                              |
|       | 10: Output Mode; push-pull or open-drain output; see the Port 2 Output Mode Selection<br>Register on page 231. |
|       | 11: CMOS Input Mode; interrupt on rising edges.                                                                |
| [5:4] | P2.2/INT7 Mode Selection Bits                                                                                  |
|       | 00: CMOS Input Mode; interrupt on falling edges.                                                               |
|       | 01: CMOS Input Mode; interrupt on rising edges and falling edges.                                              |
|       | 10: Output Mode; push-pull or open-drain output; see the Port 2 Output Mode Selection<br>Register on page 231. |
|       | 11: CMOS Input Mode; interrupt on rising edges.                                                                |

Note: Pull-up resistors can be assigned to individual Port 2 pins by making the appropriate settings to the P2PUR Control Register, location EEh, Set1, Bank0.



230

| Bit   | Description (Continued)                                                                                                                                  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| [3:2] | P2.1/INT6 Mode Selection Bits                                                                                                                            |
|       | 00: CMOS Input Mode; interrupt on falling edges.                                                                                                         |
|       | 01: CMOS Input Mode; interrupt on rising edges and falling edges.                                                                                        |
|       | 10: Output Mode; push-pull or open-drain output; see the <u>Port 2 Output Mode Selection</u><br><u>Register</u> on page 231.                             |
|       | 11: CMOS Input Mode; interrupt on rising edges.                                                                                                          |
| [1:0] | P2.0/INT5 Mode Selection Bits                                                                                                                            |
|       | 00: CMOS Input Mode; interrupt on falling edges.                                                                                                         |
|       | 01: CMOS Input Mode; interrupt on rising edges and falling edges.                                                                                        |
|       | 10: Output Mode; push-pull or open-drain output; see the <u>Port 2 Output Mode Selection</u><br><u>Register</u> on page 231.                             |
|       | 11: CMOS Input Mode; interrupt on rising edges.                                                                                                          |
| Note: | Pull-up resistors can be assigned to individual Port 2 pins by making the appropriate settings to the P2PUR Control Register, location EEh, Set1, Bank0. |

The contents of the Port 2 External Interrupt Enable (P2INT) Register are described in Table 55.

| Table 55. Port 2 External Interru | ot Enable Register | (P2INT: Set1. Bank0) |
|-----------------------------------|--------------------|----------------------|
|                                   |                    |                      |

| Bit            | 7                 | 6         | 5 | Λ | 2  | 2 | 1 | 0 |
|----------------|-------------------|-----------|---|---|----|---|---|---|
| DIL            | 1                 | 0         | 5 | 4 | 3  | 2 |   | U |
| Reset          | 0                 | 0         | 0 | 0 | 0  | 0 | 0 | 0 |
| R/W            |                   |           |   | R | W  |   |   |   |
| Address        |                   |           |   | E | 5h |   |   |   |
| Noto: D - roor | b = b = D / M - r | and/write |   |   |    |   |   |   |

Note: R = read only; R/W = read/write.

| Bit | Description                                                                                       |
|-----|---------------------------------------------------------------------------------------------------|
| [7] | <b>P2.7 External Interrupt (INT9) Enable Bit</b><br>0: Disable interrupt.<br>1: Enable interrupt. |
| [6] | <b>P2.6 External Interrupt (INT9) Enable Bit</b><br>0: Disable interrupt.<br>1: Enable interrupt. |
| [5] | <b>P2.5 External Interrupt (INT9) Enable Bit</b><br>0: Disable interrupt.<br>1: Enable interrupt. |
| [4] | <b>P2.4 External Interrupt (INT9) Enable Bit</b><br>0: Disable interrupt.<br>1: Enable interrupt. |



231

Bit **Description (Continued)** [3] P2.3 External Interrupt (INT8) Enable Bit 0: Disable interrupt. 1: Enable interrupt. P2.2 External Interrupt (INT7) Enable Bit [2] 0: Disable interrupt. 1: Enable interrupt. [1] P2.1 External Interrupt (INT6) Enable Bit 0: Disable interrupt. 1: Enable interrupt. [0] P2.0 External Interrupt (INT5) Enable Bit 0: Disable interrupt. 1: Enable interrupt.

The contents of the Port 2 Output Mode Selection (P2OUTMD) Register are described in Table 56.

Table 56. Port 2 Output Mode Selection Register (P2OUTMD; Set1, Bank1)

| Bit     | 7   | 6 | 5 | 4 | 3  | 2 | 1 | 0 |
|---------|-----|---|---|---|----|---|---|---|
| Reset   | 0   | 0 | 0 | 0 | 0  | 0 | 0 | 0 |
| R/W     | R/W |   |   |   |    |   |   |   |
| Address |     |   |   | F | 3h |   |   |   |
|         |     |   |   |   | -  |   |   |   |

Note: R = read only; R/W = read/write.

| Bit | Description                    |  |
|-----|--------------------------------|--|
| [7] | P2.7 Output Mode Selection Bit |  |
|     | 0: Push-Pull Output Mode.      |  |
|     | 1: Open-Drain Output Mode.     |  |
| [6] | P2.6 Output Mode Selection Bit |  |
|     | 0: Push-Pull Output Mode.      |  |
|     | 1: Open-Drain Output Mode.     |  |
| [5] | P2.5 Output Mode Selection Bit |  |
|     | 0: Push-Pull Output Mode.      |  |
|     | 1: Open-Drain Output Mode.     |  |
| [4] | P2.4 Output Mode Selection Bit |  |
|     | 0: Push-Pull Output Mode.      |  |
|     | 1: Open-Drain Output Mode.     |  |
| [3] | P2.3 Output Mode Selection Bit |  |
|     | 0: Push-Pull Output Mode.      |  |
|     | 1: Open-Drain Output Mode.     |  |



232

| Bit | Description (Continued)                                                                          |  |
|-----|--------------------------------------------------------------------------------------------------|--|
| [2] | <b>P2.2 Output Mode Selection Bit</b><br>0: Push-Pull Output Mode.<br>1: Open-Drain Output Mode. |  |
| [1] | <b>P2.1 Output Mode Selection Bit</b><br>0: Push-Pull Output Mode.<br>1: Open-Drain Output Mode. |  |
| [0] | <b>P2.0 Output Mode Selection Bit</b><br>0: Push-Pull Output Mode.<br>1: Open-Drain Output Mode. |  |

The contents of the Port 2 External Interrupt Pending (P2PND) Register are described in Table 57.

### Table 57. Port 2 External Interrupt Pending Register (P2PND; Set1, Bank0)

| Bit            | 7                | 6          | 5 | 4 | 3   | 2 | 1 | 0 |
|----------------|------------------|------------|---|---|-----|---|---|---|
| Reset          | 0                | 0          | 0 | 0 | 0   | 0 | 0 | 0 |
| R/W            |                  |            |   | R | W/W |   |   |   |
| Address        |                  |            |   | E | 6h  |   |   |   |
| Note: R = read | l only; R/W = re | ead/write. |   |   |     |   |   |   |

| Bit | Description                                                                                                                                               |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7] | <b>P2.7 External Interrupt (INT9) Pending Flag Bit*</b><br>No P2.7 external interrupt pending when read.<br>P2.7 external interrupt is pending when read. |
| [6] | <b>P2.6 External Interrupt (INT9) Pending Flag Bit</b><br>No P2.6 external interrupt pending when read.<br>P2.6 external interrupt is pending when read.  |
| [5] | <b>P2.5 External Interrupt (INT9) Pending Flag Bit</b><br>No P2.5 external interrupt pending when read.<br>P2.5 external interrupt is pending when read.  |
| [4] | <b>P2.4 External Interrupt (INT9) Pending Flag Bit</b><br>No P2.4 external interrupt pending when read.<br>P2.4 external interrupt is pending when read.  |
| [3] | <b>P2.3 External Interrupt (INT8) Pending Flag Bit</b><br>No P2.3 external interrupt pending when read.<br>P2.3 external interrupt is pending when read.  |



| Bit   | Description (Continued)                                                                                                                                      |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [2]   | <b>P2.2 External Interrupt (INT7) Pending Flag Bit</b><br>No P2.2 external interrupt pending when read.<br>P2.2 external interrupt is pending when read.     |
| [1]   | <b>P2.1 External Interrupt (INT6) Pending Flag Bit</b><br>No P2.1 external interrupt pending when read.<br>P2.1 external interrupt is pending when read.     |
| [0]   | <b>P2.0 External Interrupt (INT5) Pending Flag Bit</b><br>No P2.0 external interrupt pending when read.<br>P2.0 external interrupt is pending when read.     |
| Note: | *To clear an interrupt pending condition, write a 0 to the appropriate pending flag bit. Writing a 1 to an interrupt pending flag (P2PND.0–7) has no effect. |

The contents of the Port 2 Pull-Up Resistor Enable (P2PUR) Register are described in Table 58.

| Table 58. Port 2 Pull-U | n Resistor Enabl | e Register   | (P2PUR · Set1  | Bank()) |
|-------------------------|------------------|--------------|----------------|---------|
|                         |                  | e negister ( | (1 21 01, 001, | Dalikuj |

| Reset         0         0         0         0         0         0           R/W         R/W <t< th=""><th>0 0</th><th></th><th></th><th></th><th>-</th><th></th><th>Bit</th></t<> | 0 0 |   |   |   | - |   | Bit     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---|---|---|---|---|---------|
| R/W R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0 0 | 0 | 0 | 0 | 0 | 0 | Reset   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |   |   |   |   |   | R/W     |
| Address EEh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     |   |   |   |   |   | Address |

| Bit | Description                                                                                            |  |
|-----|--------------------------------------------------------------------------------------------------------|--|
| [7] | <b>P2.7 Pull-Up Resistor Enable Bit</b><br>0: Disable pull-up resistor.<br>1: Enable pull-up resistor. |  |
| [6] | <b>P2.6 Pull-Up Resistor Enable Bit</b><br>0: Disable pull-up resistor.<br>1: Enable pull-up resistor. |  |
| [5] | <b>P2.5 Pull-Up Resistor Enable Bit</b><br>0: Disable pull-up resistor.<br>1: Enable pull-up resistor. |  |
| [4] | <b>P2.4 Pull-Up Resistor Enable Bit</b><br>0: Disable pull-up resistor.<br>1: Enable pull-up resistor. |  |
| [3] | <b>P2.3 Pull-Up Resistor Enable Bit</b><br>0: Disable pull-up resistor.<br>1: Enable pull-up resistor. |  |



234

| Bit | Description (Continued)                                                                                |
|-----|--------------------------------------------------------------------------------------------------------|
| [2] | <b>P2.2 Pull-Up Resistor Enable Bit</b><br>0: Disable pull-up resistor.<br>1: Enable pull-up resistor. |
| [1] | <b>P2.1 Pull-Up Resistor Enable Bit</b><br>0: Disable pull-up resistor.<br>1: Enable pull-up resistor. |
| [0] | <b>P2.0 Pull-Up Resistor Enable Bit</b><br>0: Disable pull-up resistor.<br>1: Enable pull-up resistor. |

# 11.4. Port 3 Registers

The contents of the Port 3 Control (P3CON) Register are described in Table 59.

### Table 59. Port 3 Control Register (P3CON; Set1, Bank0)

| Bit     | 7 | 6 | 5 | 4 | 3  | 2 | 1 | 0 |
|---------|---|---|---|---|----|---|---|---|
| Reset   | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 |
| R/W     |   |   |   | R | W  |   |   |   |
| Address |   |   |   | E | Fh |   |   |   |

Note: R = read only; R/W = read/write.

| Description                                                                                                                                                                          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Package Selection and Alternative Function Select Bits<br>00: P3.0:44/32 pin package. P3.0: T0PWM/T0CAP/T1CAP P3.1: REM/T0CK<br>Others: Not available in the S3F80P9 MCU.            |
| <b>P3.1 Function Selection Bit</b><br>0: Normal I/O selection.<br>1: Alternative function enable (REM/T0CK).                                                                         |
| <b>P3.1 Mode Selection Bits</b><br>00: Schmitt trigger Input Mode.<br>01: Open- drain Output Mode.<br>10: Push pull Output Mode.<br>11: Schmitt trigger input with pull-up resistor. |
|                                                                                                                                                                                      |

Notes:

1. The Port 3 Data Register, P3, at location E3h, Set 1, Bank 0, contains seven bit values which correspond to the following Port 3 pin functions (bit 6 is not used for the S3F80P9 MCU):

a. Port 3, bit[7]: carrier signal on (1) or off (0).
b. Port 3, bit[1:0]: P3.1/REM/T0CK pin, bit 0: P3.0/T0PWM/T0CAP/T1CAP pin.

2. The alternative function enable/disable are enabled in accordance with function selection bit (bit[5] and bit[2]).

3. The pin assign for alternative functions can be selectable relating to mode selection bit (bit0, 1, 2, 3, 4 and 5).

4. See Table 60 on page 235 for specific alternative function examples and pin assignments for P3CON.



235

| Bit   | Description (Continued)                             |
|-------|-----------------------------------------------------|
| [2]   | Function Selection Bit for P3.0                     |
|       | 0: Normal I/O selection.                            |
|       | 1: Alternative function enable (P3.0: T0PWM/T0CAP). |
| [1:0] | P3.0 Mode Selection Bits                            |
|       | 00: Schmitt trigger Input Mode.                     |
|       | 01: Open- drain Output Mode.                        |
|       | 10: Push pull Output Mode.                          |
|       | 11: Schmitt trigger input with pull-up resistor.    |

following Port 3 pin functions (bit 6 is not used for the S3F80P9 MCU):

a. Port 3, bit[7]: carrier signal on (1) or off (0).
b. Port 3, bit[1:0]: P3.1/REM/T0CK pin, bit 0: P3.0/T0PWM/T0CAP/T1CAP pin.

2. The alternative function enable/disable are enabled in accordance with function selection bit (bit[5] and bit[2]).

- 3. The pin assign for alternative functions can be selectable relating to mode selection bit (bit0, 1, 2, 3, 4 and 5).
- 4. See <u>Table 60</u> on page 235 for specific alternative function examples and pin assignments for P3CON.

The Port 3 Control (P3CON) Register's functions and port assignments are described in Table 60.

#### Table 60. Function Description and Pin Assignments of P3CON, 28-/32-Pin Packages

|    |    | P30 | CON |    |    | Function Description and Assignment to<br>P3.0–P3.3 |              |  |
|----|----|-----|-----|----|----|-----------------------------------------------------|--------------|--|
| B5 | B4 | B3  | B2  | B1 | B0 | P3.0                                                | P3.1         |  |
| 0  | х  | х   | 0   | х  | Х  | Normal I/O                                          | Normal I/O   |  |
| 0  | х  | х   | 1   | 0  | 0  | T0_CAP/T1_CAP                                       | Normal I/O   |  |
| 0  | х  | х   | 1   | 1  | 1  | T0_CAP/T1_CAP                                       | Normal I/O   |  |
| 0  | Х  | х   | 1   | 0  | 1  | TOPWM                                               | Normal I/O   |  |
| 0  | х  | х   | 1   | 1  | 0  | TOPWM                                               | Normal I/O   |  |
| 1  | 0  | 0   | 0   | х  | Х  | Normal I/O                                          | TOCK         |  |
| 1  | 1  | 1   | 0   | х  | х  | Normal I/O                                          | TOCK         |  |
| 1  | 0  | 1   | 0   | х  | х  | Normal I/O                                          | REM          |  |
| 1  | 1  | 0   | 0   | х  | Х  | Normal I/O                                          | REM          |  |
| 1  | 0  | 0   | 1   | 0  | 0  | T0_CAP/T1_CAP                                       | TOCK         |  |
| 1  | 1  | 1   | 1   | 1  | 1  | T0_CAP/T1_CAP                                       | TOCK         |  |
| 1  | 0  | 1   | 1   | 0  | 1  | TOPWM                                               | REM          |  |
| 1  | 1  | 0   | 1   | 1  | 0  | TOPWM                                               | REM          |  |
| 1  | 0  | 0   | 1   | 0  | 1  | TOPWM                                               | Normal Input |  |
| 1  | 1  | 1   | 1   | 1  | 0  | TOPWM                                               | Normal Input |  |





236

## Table 60. Function Description and Pin Assignments of P3CON, 28-/32-Pin Packages (Continued)

|    |    | P30 | CON |    |    | Function Description and Assignment to<br>P3.0–P3.3 |      |  |
|----|----|-----|-----|----|----|-----------------------------------------------------|------|--|
| B5 | B4 | B3  | B2  | B1 | B0 | P3.0                                                | P3.1 |  |
| 1  | 0  | 1   | 1   | 0  | 0  | T0_CAP/T1_CAP                                       | REM  |  |
| 1  | 1  | 0   | 1   | 1  | 1  | T0_CAP/T1_CAP                                       | REM  |  |

The contents of the Port 3 Output Pull-Up Resistor Enable (P3OUTPU) Register are described in Table 61.

| Bit           | 7                 | 6         | 5   | 4 | 3 | 2 | 1   | 0   |
|---------------|-------------------|-----------|-----|---|---|---|-----|-----|
| Reset         | _                 | _         | _   | _ | _ | _ | 0   | 0   |
| R/W           | _                 | _         | _   | _ | _ | _ | R/W | R/W |
| Address       |                   |           | F4h |   |   |   |     |     |
| Note: R = rea | ad only; R/W = re | ad/write. |     |   |   |   |     |     |
| Bit           | Description       | า         |     |   |   |   |     |     |
| [7.2]         | Reserved          |           |     |   |   |   |     |     |

| [7:2] | <b>Reserved</b><br>These bits are reserved must be set to 000000.                                                  |
|-------|--------------------------------------------------------------------------------------------------------------------|
| [1]   | <b>P3.1 Output Mode Pull-Up Resistor Enable Bit</b><br>0: Disable pull-up resistor.<br>1: Enable pull-up resistor. |
| [0]   | <b>P3.0 Output Mode Pull-Up Resistor Enable Bit</b><br>0: Disable pull-up resistor.<br>1: Enable pull-up resistor. |



# Chapter 12. Basic Timer and Timer 0

The S3F80P9 MCU contains two default timers: an 8-bit basic timer and an 8-bit generalpurpose timer/counter. The 8-bit timer/counter is called *Timer 0* (T0). A block diagram of these two timers is shown in Figure 73.



Figure 73. Basic Timer and Timer 0 Block Diagram





kled in Life

DXYS Company

**Notes:** 1. During a power-on reset operation, the CPU is idle during the required oscillation stabilization interval (i.e., until bit 4 of the basic timer counter overflows)

2. Available only while using internal mode.

## 12.1. Basic Timer

Use the Basic Timer (BT) in two different ways:

- As a watchdog timer to provide an automatic reset mechanism in the event of a system malfunction
- To signal the end of the required oscillation stabilization interval after a reset or a Stop Mode release

The functional components of the basic timer block are:

- Clock frequency divider (f<sub>OSC</sub> divided by 16384, 4096, 1024 or 128) with multiplexer
- 8-bit Basic Timer Counter, BTCNT (FDh, Set1, Bank0, read only)
- Basic Timer Control Register, BTCON (D3h, Set1, Bank0, R/W)

## 12.1.0.1. Timer 0

Timer 0 contains three operating modes, one of which you select using the appropriate T0CON setting:

- Interval Timer Mode
- Capture Input Mode with a rising or falling edge trigger at the P3.0 pin
- PWM Mode





Timer 0 contains the following functional components:

- Clock frequency divider ( $f_{OSC}$  divided by 4096, 256, or 8) with multiplexer
- External clock input pin (T0CK)
- 8-bit Timer 0 Counter (T0CNT), 8-bit comparator, and 8-bit Reference Data (T0DATA) Register
- I/O pins for capture input (T0CAP) or match output
- Timer 0 overflow interrupt (IRQ0, vector FAh) and match/capture interrupt (IRQ0, vector FCh) generation
- Timer 0 Control Register, T0CON (D2h, Set1, Bank0, R/W)

Note: The CPU clock should be faster than both the basic timer clock and the Timer 0 clock.

# **12.2. Basic Timer Control Register**

The Basic Timer Control Register, BTCON, is used to select the input clock frequency, to clear the basic timer counter and frequency dividers, and to enable or disable the watchdog timer function. BTCON is located in Set1 and Bank0, address D3h, and is read/write addressable using Register Addressing Mode.

A reset clears BTCON to 00h, enabling the watchdog function and selecting a basic timer clock frequency of  $f_{OSC}/4096$ . To disable the watchdog function, you must write the signature code 1010b to the basic timer register control bits BTCON.7–BTCON.4. For improved reliability, using the watchdog timer function is recommended in remote controllers and hand-held product applications.

>



240

The contents of the Basic Timer Control (BTCON) Register are detailed in Table 62.

#### Table 62. Basic Timer Control Register (BTCON; Set1, Bank0)

| Bit          | 7                                                                                                                                      | 6           | 5           | 4            | 3  | 2      | 1 | 0 |  |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|--------------|----|--------|---|---|--|
| Reset        | 0                                                                                                                                      | 0           | 0           | 0            | 0  | 0      | 0 | 0 |  |
| R/W          |                                                                                                                                        |             |             | R            | /W |        |   |   |  |
| Address      | D3h                                                                                                                                    |             |             |              |    |        |   |   |  |
| Note: R = re | ad only; R/W = r                                                                                                                       | ead/write.  |             |              |    |        |   |   |  |
| Bit          | Description                                                                                                                            |             |             |              |    |        |   |   |  |
| [7:4]        | 0000-1001                                                                                                                              | I: Enable w | atchdog tin | ble Bits (Fo |    | Reset) |   |   |  |
|              | 1010: Disable watchdog timer function.<br>1011–1111:Enable watchdog timer function.                                                    |             |             |              |    |        |   |   |  |
| [3:2]        | Basic Timer Input Clock Selection Bits<br>$00: f_{OSC}/4096.$<br>$01: f_{OSC}/1024.$<br>$10: f_{OSC}/128.$<br>$11: f_{OSC}/16384.$     |             |             |              |    |        |   |   |  |
| [1]          | Basic Timer Counter Clear Bit <sup>1</sup><br>0: No effect.<br>1: Clear the basic timer counter value.                                 |             |             |              |    |        |   |   |  |
| [0]          | Clock Frequency Divider Clear Bit for Basic Timer and Timer 0 <sup>2</sup><br>0: No effect.<br>1: Clear both block frequency dividers. |             |             |              |    |        |   |   |  |

1. When writing a 1 to BTCON.1, the basic timer counter value is cleared to 00h. Immediately following the write operation, the BTCON.1 value is automatically cleared to 0.

2. When writing a 1 to BTCON.0, the corresponding frequency divider is cleared to 00h. Immediately following the write operation, the BTCON.0 value is automatically cleared to 0.

**Watchdog Timer Function.** Program the basic timer overflow signal (BTOVF) to generate a reset by setting BTCON.7–BTCON.4 to any value other than 1010b. (The 1010b value disables the watchdog function.) A reset clears BTCON to 00h, automatically enabling the watchdog timer function. A reset also selects the CPU clock (as determined by the current CLKCON Register setting), divided by 4096, as the BT clock.

A reset is generated whenever the basic timer overflow occurs. During normal operation, the application program must prevent the overflow, and the accompanying reset operation, from occurring. To prevent the overflow and accompanying reset operation, the BTCNT value must be cleared (i.e., by writing a 1 to BTCON.1) at regular intervals.



If a system malfunction occurs due to circuit noise or some other error condition, the BT counter clear operation will not be executed and a basic timer overflow will occur, initiating a reset. In other words, during normal operation, the basic timer overflow loop (i.e., a bit 7 overflow of the 8-bit basic timer counter, BTCNT) is always broken by a BTCNT clear instruction. If a malfunction does occur, a reset is triggered automatically.

**Oscillation Stabilization Interval Timer Function.** Use the basic timer to program a specific oscillation stabilization interval following a reset or when Stop Mode is released by an external interrupt.

In Stop Mode, whenever a reset or an external interrupt occurs, the oscillator starts. The BTCNT value then starts increasing at the rate of  $f_{OSC}/4096$  (i.e., for reset), or at the rate of the preset clock source (i.e., for an external interrupt). When the BTCNT.3 overflows, a signal is generated to indicate that the stabilization interval has elapsed and to gate the clock signal off to the CPU so that it can resume normal operation.

In summary, the following events occur when Stop Mode is released:

- 1. During Stop Mode, a power-on reset or an external interrupt occurs to trigger a Stop Mode release, and oscillation starts.
- 2. If a power-on reset occurred, the basic timer counter will increase at the rate of  $f_{OSC}/4096$ . If an external interrupt is used to release Stop Mode, the BTCNT value increases at the rate of the preset clock source.
- 3. Clock oscillation stabilization interval begins and continues until bit 3 of the basic timer counter overflows.
- 4. When a BTCNT.3 overflow occurs, normal CPU operation resumes.

# 12.3. Timer 0 Control Register

Use the Timer 0 Control (T0CON) Register to:

- Select the Timer 0 operating mode (interval timer, capture, or PWM)
- Select the Timer 0 input clock frequency
- Clear the Timer 0 Counter (T0CNT) Register
- Enable the Timer 0 overflow interrupt or the Timer 0 match/capture interrupt
- Clear Timer 0 match/capture interrupt, pending conditions



242

The Timer 0 Control (T0CON) Register, shown in Table 63, is located in Set1, Bank0, at address D2h, and is read/write addressable using Register Addressing Mode.

| Bit          | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 6                                                                                                                                                                                                                                                                                                                        | 5 | 4  | 3  | 2 | 1 | 0 |  |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----|----|---|---|---|--|
| Reset        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                        | 0 | 0  | 0  | 0 | 0 | 0 |  |
| R/W          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                          |   | R/ | W  |   |   |   |  |
| Address      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                          |   | D  | 2h |   |   |   |  |
| Note: R = re | ead only; R/W = re                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ead/write.                                                                                                                                                                                                                                                                                                               |   |    |    |   |   |   |  |
| Bit          | Descriptio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Description                                                                                                                                                                                                                                                                                                              |   |    |    |   |   |   |  |
| [7:6]        | 00: f <sub>OSC</sub> /40<br>01: f <sub>OSC</sub> /25<br>10: f <sub>OSC</sub> /8.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <b>Timer 0 Input Clock Selection Bits</b><br>00: f <sub>OSC</sub> /4096.<br>01: f <sub>OSC</sub> /256.<br>10: f <sub>OSC</sub> /8.<br>11: External clock input at the T0CK pin, P3.1.                                                                                                                                    |   |    |    |   |   |   |  |
| [5:4]        | 00: Interval<br>01: Capture<br>10: Capture                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <b>Timer 0 Operating Mode Selection Bits</b><br>00: Interval Timer Mode; counter cleared by match signal.<br>01: Capture Mode; rising edges, counter running, OVF interrupt can occur.<br>10: Capture Mode; falling edges, counter running, OVF interrupt can occur.<br>11: PWM Mode; match and OVF interrupt can occur. |   |    |    |   |   |   |  |
| [3]          | 0: No effec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | <b>Timer 0 Counter Clear Bit</b><br>0: No effect when write.<br>1: Clear T0 counter, T0CNT when write.                                                                                                                                                                                                                   |   |    |    |   |   |   |  |
| [2]          | 0: Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Timer 0 Overflow Interrupt Enable Bit*         0: Disable T0 overflow interrupt.         1: Enable T0 overflow interrupt.                                                                                                                                                                                                |   |    |    |   |   |   |  |
| [1]          | 0: Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <b>Timer 0 Match/Capture Interrupt Enable Bit</b><br>0: Disable T0 match/capture interrupt.<br>1: Enable T0 match/capture interrupt.                                                                                                                                                                                     |   |    |    |   |   |   |  |
| [0]          | 0: No T0 m<br>0: Clear T0<br>1: T0 matcl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <b>Timer 0 Match/Capture Interrupt Pending Flag Bit</b><br>0: No T0 match/capture interrupt pending when read.<br>0: Clear T0 match/capture interrupt pending condition when write.<br>1: T0 match/capture interrupt is pending when read.<br>1: No effect when write.                                                   |   |    |    |   |   |   |  |
|              | mer 0 overflow intender overflow intender over the second se |                                                                                                                                                                                                                                                                                                                          |   |    |    |   |   |   |  |

A reset clears T0CON to 00h, sets Timer 0 to normal Interval Timer Mode, selects an input clock frequency of  $f_{OSC}/4096$ , and disables all Timer 0 interrupts. The Timer 0 counter can be cleared at any time during normal operation by writing a 1 to T0CON.3.



The Timer 0 overflow interrupt (T0OVF) is interrupt level IRQ0 and contains the vector address FAh. When a Timer 0 overflow interrupt occurs and is serviced by the CPU, the pending condition is cleared automatically by hardware.

To enable the Timer 0 match/capture interrupt (IRQ0, vector FCh), write T0CON.1 to 1. To detect a match/capture interrupt pending condition, the application program polls T0CON.0. When a 1 is detected, a Timer 0 match or capture interrupt is pending. When the interrupt request is serviced, the pending condition must be cleared by software by writing a 0 to the Timer 0 interrupt pending bit, T0CON.0.

**Timer 0 Interrupts (IRQ0, Vectors FAh and FCh).** The Timer 0 module can generate two interrupts: the Timer 0 overflow interrupts (T0OVF) and the Timer 0 match/capture interrupt (T0INT). T0OVF is a level IRQ0 interrupt with a vector address of FAh. T0INT also belongs to interrupt level IRQ0, but is assigned the separate vector address FCh.

A pending condition on the Timer 0 overflow interrupt (T0OVF) is automatically cleared by hardware when it is serviced. This T0INT pending condition must, however, be cleared by the application's interrupt service routine by writing a 1 to the T0CON.0 interrupt pending bit.

**Interval Timer Mode.** In Interval Timer Mode, a match signal is generated when the counter value is identical to the value written to the T0 Reference Data (T0DATA) Register; see Table 64. The match signal generates a Timer 0 match interrupt (T0INT, vector FCh) and clears the counter.

| Bit         | 7                               | 6 | 5 | 4  | 3 | 2 | 1 | 0 |  |
|-------------|---------------------------------|---|---|----|---|---|---|---|--|
| Reset       |                                 |   |   | FF | ħ |   |   |   |  |
| R/W R/W     |                                 |   |   |    |   |   |   |   |  |
| Address     | ddress D1h                      |   |   |    |   |   |   |   |  |
| Note: R/W = | = read/write.                   |   |   |    |   |   |   |   |  |
| Bit         | Description                     |   |   |    |   |   |   |   |  |
| [7:0]       | Timer 0 Reference Data Register |   |   |    |   |   |   |   |  |

#### Table 64. Timer 0 Reference Data Register (T0DATA; Set1, Bank0)

If, for example, you write the value 10h to T0DATA and the value 0Bh to T0CON, the counter will increment until it reaches 10h. At this point, a T0 interrupt request is generated, and after the counter value is reset, counting resumes. With each match, the level of the signal at the Timer 0 output pin is inverted, as shown in Figure 74.





Figure 74. Simplified Timer 0 Function Diagram: Interval Timer Mode

**Pulse Width Modulation Mode.** Pulse Width Modulation (PWM) Mode lets you program the width (duration) of the pulse that is output at the T0PWM pin. As in Interval Timer Mode, a match signal is generated when the counter value is identical to the value written to the Timer 0 Data Register. In PWM Mode, however, the match signal does not clear the counter. Instead, it runs continuously, overflowing at FFh, and then continues incrementing from 00h.

Although it is possible to use the match signal to generate a Timer 0 overflow interrupt, interrupts are not typically used in PWM-type applications. Instead, the pulse at the T0PWM pin is held to low level as long as the reference data value is less than or equal to ( $\leq$ ) the counter value and then the pulse is held to high level for as long as the data value is



greater than (>) the counter value. One pulse width is equal to  $t_{CLK} \times 256$ , as shown in Figure 75.



Figure 75. Simplified Timer 0 Function Diagram: PWM Mode

**Capture Mode.** In Capture Mode, a signal edge that is detected at the T0CAP pin opens a gate and loads the current counter value into the T0 Data Register. Select rising or falling edges to trigger this operation.

Timer 0 also provides a capture input source: the signal edge at the T0CAP pin. Select the capture input by setting the value of the Timer 0 capture input selection bit in the Port 3 Control Register, P3CON.2, (Set1, Bank0, EFh). When the P3CON.2 is 1, the T0CAP input is selected. When the P3CON.2 is set to 0, normal I/O port (P3.0) is selected.



Both types of Timer 0 interrupts can be used in Capture Mode: the Timer 0 overflow interrupt is generated whenever a counter overflow occurs; the Timer 0 match/capture interrupt is generated whenever the counter value is loaded into the T0 Data Register.

By reading the captured data value in T0DATA, and assuming a specific value for the Timer 0 clock frequency, calculate the pulse width (i.e., duration) of the signal that is being input at the T0CAP pin, as shown in Figure 76.



Figure 76. Simplified Timer 0 Function Diagram: Capture Mode

The following example shows how to configure the basic timer to sample specifications.

|       | ORG                   | 0100h                               |                                                                                                                             |
|-------|-----------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Reset | DI<br>LD<br>LD<br>CLR | BTCON, #0AAh<br>CLKCON, #18h<br>SYM | ; Disable all interrupts<br>; Disable the watchdog timer<br>; Nondivided clock<br>; Disable global and fast<br>; interrupts |
|       | CLR                   | SPL                                 | ; Stack pointer low byte $\rightarrow$ 0<br>; Stack area starts at OFFh                                                     |
|       | •<br>•                |                                     |                                                                                                                             |
|       | SRP<br>EI             | #0C0h                               | ; Set register pointer → 0C0h<br>; Enable interrupts                                                                        |
| MAIN  | LD                    | BTCON, #52h                         | ; Enable the watchdog timer                                                                                                 |





```
; Basic Timer clock: fOSC/4096
; Clear basic timer counter
NOP
.
.
.
.
JP T, MAIN
.
.
```

The sample program in the next example sets Timer 0 to Interval Timer Mode, sets the frequency of the oscillator clock, and determines the execution sequence that follows a Timer 0 interrupt. The program parameters are as follows:

- Timer 0 is used in Interval Mode; the timer interval is set to 4 milliseconds
- Oscillation frequency is 6 MHz
- General register 60h (Page 0) → 60h + 61h + 62h + 63h + 64h (Page 0) is executed after a Timer 0 interrupt

|       | VECTOR<br>VECTOR<br>ORG        | 00FAh, TOOVER<br>00FCh, TOINT<br>0100h     | ; Timer 0 overflow interrupt<br>; Timer 0 match/capture interrupt                                                                                                                                                  |
|-------|--------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET | : DI<br>LD<br>LD<br>CLR<br>CLR | BTCON, #0AAh<br>CLKCON, #18h<br>SYM<br>SPL | <pre>; Disable all interrupts<br/>; Disable the watchdog timer<br/>; Select nondivided clock<br/>; Disable global and fast<br/>; interrupts<br/>; Stack pointer low byte → 0<br/>; Stack area starts at 0FFh</pre> |
|       | LD                             | TOCON, #4Bh                                | <pre>; Write 00100101b ; Input clock is fOSC/256 ; Interval Timer Mode ; Enable the Timer 0 interrupt ; Disable the Timer 0 overflow ; interrupt</pre>                                                             |
|       | LD<br>SRP<br>EI                | TODATA, #5Dh<br>#0C0h                      | ; Set timer interval to 4<br>; milliseconds<br>; (6MHz/256)/(93+1)=0.25kHz (4ms)<br>; Set register pointer → 0C0h<br>; Enable interrupts                                                                           |



| RP0               | ;                                                                                                | Save RP0 to stack                                                                                         |
|-------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| #60h              | ;                                                                                                | RPO ← 60h                                                                                                 |
| RO                | ;                                                                                                | R0 ← R0 +1                                                                                                |
| R2, R0            | ;                                                                                                | $R2 \leftarrow R2 + R0$                                                                                   |
| R3, R2            | ;                                                                                                | $R3 \leftarrow R3 + R2 + Carry$                                                                           |
| R4, R0            | ;                                                                                                | $R4 \leftarrow R4 + R0 + Carry$                                                                           |
| R0, #32h          | ;                                                                                                | $50 \times 4 = 200  \text{ms}$                                                                            |
| ULT, NO_200MS_SET |                                                                                                  |                                                                                                           |
| R1.2              | ;                                                                                                | Bit setting (61.2h)                                                                                       |
|                   |                                                                                                  |                                                                                                           |
| T0CON, #42h       | ;                                                                                                | Clear pending bit                                                                                         |
| RP0               | ;                                                                                                | Restore register pointer 0 value                                                                          |
|                   | ;                                                                                                | Return from interrupt service                                                                             |
|                   | ;                                                                                                | routine                                                                                                   |
|                   | #60h<br>R0<br>R2, R0<br>R3, R2<br>R4, R0<br>R0, #32h<br>ULT, NO_200MS_SET<br>R1.2<br>T0CON, #42h | <pre>#60h ; R0 ; R2, R0 ; R3, R2 ; R4, R0 ; R0, #32h ; ULT, NO_200MS_SET R1.2 ; T0CON, #42h ; RP0 ;</pre> |

.



#### Embedded in Life An DIXYS Company 249

# Chapter 13. Timer 1

The S3F80P9 microcontroller features a 16-bit timer/counter called *Timer 1* (T1). For universal remote controller applications, Timer 1 can be used to generate the envelope pattern for the remote controller signal. A block diagram of Timer 1 is shown in Figure 77.



Figure 77. Timer 1 Block Diagram

**Note:** The Match signal only occurs in Interval Mode.





Timer 1 features the following components.

- One control register, T1CON (FAh, Set1, Bank0, R/W)
- Two 8-bit counter registers, T1CNTH and T1CNTL (F6h and F7h, Set1, Bank0, read only)
- Two 8-bit reference data registers, T1DATAH and T1DATAL (F8h and F9h, Set1, Bank0, R/W)
- One 16-bit comparator

Select one of the following clock sources as the Timer 1 clock:

- Oscillator frequency  $(f_{OSC})$  divided by 4, 8, or 16
- Internal clock input from the Counter A module (Counter A flip/flop output)

Timer 1 can be used in three ways:

- As a normal free run counter, generating a Timer 1 overflow interrupt (IRQ1, vector F4h) at programmed time intervals
- To generate a Timer 1 match interrupt (IRQ1, vector F6h) when the 16-bit Timer 1 count value matches the 16-bit value written to the reference data registers
- To generate a Timer 1 capture interrupt (IRQ1, vector F6h) when a triggering condition exists at the P3.0 pin on the 32-pin package (i.e., select a rising edge, a falling edge, or both edges as the trigger)

In the S3F80P9 MCU's interrupt structure, the Timer 1 overflow interrupt receives higher priority than the Timer 1 match or capture interrupts.

**Note:** The CPU clock should be faster than the Timer 1 clock.

>



# 13.1. Timer 1 Control Register

The Timer 1 Control (T1CON) Register, shown in Table 65, is located in Set1, Bank0, FAh and is read/write addressable.

## Table 65. Timer 1 Control Register (T1CON; Set1, Bank0)

| Bit           | 7                                                                                | 6                                        | 5                                                   | 4                                            | 3                         | 2                                     | 1         | 0        |  |  |
|---------------|----------------------------------------------------------------------------------|------------------------------------------|-----------------------------------------------------|----------------------------------------------|---------------------------|---------------------------------------|-----------|----------|--|--|
| Reset         | 0                                                                                | 0                                        | 0                                                   | 0                                            | 0                         | 0                                     | 0         | 0        |  |  |
| R/W           |                                                                                  |                                          |                                                     | R                                            | W                         |                                       |           |          |  |  |
| Address       |                                                                                  |                                          |                                                     | F/                                           | \h                        |                                       |           |          |  |  |
| Note: R = rea | ad only; R/W = re                                                                | ead/write.                               |                                                     |                                              |                           |                                       |           |          |  |  |
| Bit           | Descriptio                                                                       | n                                        |                                                     |                                              |                           |                                       |           |          |  |  |
| [7:6]         | 00: f <sub>OSC/</sub> 4.<br>01: f <sub>OSC/</sub> 8.<br>10: f <sub>OSC/</sub> 16 |                                          |                                                     |                                              |                           |                                       |           |          |  |  |
| [5:4]         | 00: Interval<br>01: Capture<br>10: Capture                                       | l Timer Moo<br>e Mode. (R<br>e Mode. (Fa | alling edges                                        | r cleared by<br>, counter ru<br>, counter ru | inning, OVF<br>unning, OV | <sup>=</sup> cán occur<br>F can occur |           | ı.       |  |  |
| [3]           | Timer 1 Co<br>0: No effec<br>1: Clear T1                                         | t when writ                              |                                                     | n write.                                     |                           |                                       | · · · · · |          |  |  |
| [2]           | <b>Timer 1 O</b><br>0: Disable<br>1: Enable 1                                    | T1 overflow                              | •                                                   | ble Bit*                                     |                           |                                       |           |          |  |  |
| [1]           | 0: Disable                                                                       | T1 match/c                               | <b>ire Interrup</b><br>apture inter<br>apture inter | rupt.                                        | it                        |                                       |           |          |  |  |
| [0]           | 0: No T1 m<br>0: Clear T1                                                        | atch/captur<br>match/cap<br>h/capture ir | oture interru<br>nterrupt is p                      | pending wh<br>pt pending                     | nen read.<br>condition w  | vhen write.                           |           |          |  |  |
|               | ner 1 overflow int<br>/capture interrupt                                         |                                          |                                                     |                                              |                           |                                       |           | ne Timer |  |  |





T1CON contains control settings for the following T1 functions:

- Timer 1 input clock selection
- Timer 1 operating mode selection
- Timer 1 16-bit up counter clear
- Timer 1 overflow interrupt enable/disable
- Timer 1 match or capture interrupt enable/disable
- Timer 1 interrupt pending control (i.e., read for status, write to clear)

A reset operation clears T1CON to 00h, selecting  $f_{OSC}$  divided by 4 as the T1 clock, configuring Timer 1 as a normal interval timer, and disabling the Timer 1 interrupts.

The Timer 1 Registers (Set1, Bank0), T1CNTH, T1CNTL, T1DATAH, T1DATAL, are described in Tables 66 through 69.

| Bit     | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---------|-----|---|---|---|---|---|---|---|--|
| Reset   | 0   | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| R/W     | R   | R | R | R | R | R | R | R |  |
| Address | F6h |   |   |   |   |   |   |   |  |

### Table 66. Timer 1 Counter High Byte Register

#### Table 67. Timer 1 Counter Low Byte Register

| Bit     | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|-----|---|---|---|---|---|---|---|
| Reset   | 0   | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W     | R   | R | R | R | R | R | R | R |
| Address | F7h |   |   |   |   |   |   |   |

Note: R = read only; R/W = read/write.

### Table 68. Timer 1 Data High Byte Register

| Bit     | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|---------|-----|-----|-----|-----|-----|-----|-----|-----|--|
| Reset   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |
| R/W     | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Address | F8h |     |     |     |     |     |     |     |  |





| Bit     | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|---------|-----|-----|-----|-----|-----|-----|-----|-----|--|--|
| Reset   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
| R/W     | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Address |     | F9h |     |     |     |     |     |     |  |  |

#### Table 69. Timer 1 Data Low Byte Register

**13.2. Timer 1 Overflow Interrupt** 

Timer 1 can be programmed to generate an overflow interrupt (IRQ1, F4h) whenever an overflow occurs in the 16-bit upcounter. When the Timer 1 overflow interrupt enable bit, T1CON.2, is set to 1, an overflow interrupt is generated each time the 16-bit upcounter reaches FFFFh. After the interrupt request is generated, the counter value is automatically cleared to 00h and up counting resumes. Clear/reset the 16-bit counter value at any time during program operation by writing a 1 to T1CON.3.

# 13.3. Timer 1 Capture Interrupt

Timer 1 can be used to generate a capture interrupt (IRQ1, vector F6h) whenever a triggering condition is detected at the P3.0 pin. The T1CON.5 and T1CON.4 bit-pair setting is used to select the trigger condition for Capture Mode operation: rising edges, falling edges, or both signal edges.

In Capture Mode, program software can poll the Timer 1 match/capture interrupt pending bit, T1CON.0, to detect when a Timer 1 capture interrupt pending condition exists (T1CON.0 = 1). When the interrupt request is acknowledged by the CPU and the service





routine starts, the interrupt service routine for vector F6h must clear the interrupt pending condition by writing a 0 to T1CON.0. See Figure 78.





# 13.4. Timer 1 Match Interrupt

In addition to generating capture interrupts, Timer 1 can also be used to generate a match interrupt (IRQ1, vector F6h) whenever the 16-bit counter value matches the value that is written to the Timer 1 reference data registers, T1DATAH and T1DATAL. When a match condition is detected by the 16-bit comparator, the match interrupt is generated, the counter value is cleared, and up counting resumes from 00h.

In Match Mode, program software can poll the Timer 1 match/capture interrupt pending bit, T1CON.0, to detect when a Timer 1 match interrupt pending condition exists (T1CON.0 = 1). When the interrupt request is acknowledged by the CPU and the service





routine starts, the interrupt service routine for vector F6h must clear the interrupt pending condition by writing a 0 to T1CON.0. See Figure 79.



Figure 79. Simplified Timer 1 Function Diagram: Interval Timer Mode



# Chapter 14. Counter A

The S3F80P9 MCU features an 8-bit counter, Counter A, which can be used to generate a carrier frequency. Counter A features the following components, which can be seen in Figure 80.

- Counter A Control (CACON) Register
- 8-bit downcounter with automatic reload function
- Two 8-bit reference data registers (CADATAH, CADATAL)



Figure 80. Counter A Block Diagram

**Note:** The value of the CADATAL Register is loaded into the 8-bit counter when the operation of the Counter A starts. If a borrow occurs, the value of the CADATAH Register is loaded into the 8-bit counter. However, if the next borrow occurs, the value of the CADATAL Register is loaded into the 8-bit counter.





Counter A offers the following two functions:

- A normal interval timer, generating a Counter A interrupt (IRQ2, vector ECh) at programmed time intervals
- Supplies a clock source to the 16-bit timer/counter module, Timer 1, to generate Timer 1 overflow interrupts

**Note:** The CPU clock should be faster than the Counter A clock.

# 14.1. Counter A Control Register

The Counter A Control (CACON) Register, shown in Table 70, is located in F3h, Set1, Bank0, and is read/write-addressable.

| Bit          | 7                                                                                                                       | 6                                            | 5                                                       | 4             | 3  | 2   | 1 | 0 |
|--------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------------------------------------------------|---------------|----|-----|---|---|
| Reset        | 0                                                                                                                       | 0                                            | 0                                                       | 0             | 0  | 0   | 0 | 0 |
| R/W          |                                                                                                                         |                                              |                                                         | R             | /W |     |   |   |
| Address      |                                                                                                                         |                                              |                                                         | F             | 3h |     |   |   |
| Note: R = re | ad only; R/W = re                                                                                                       | ead/write.                                   |                                                         |               |    |     |   |   |
| Bit          | Descriptio                                                                                                              | n                                            |                                                         |               |    |     |   |   |
| [7:6]        | Counter A<br>00: f <sub>OSC</sub> .<br>01: f <sub>OSC</sub> /2.<br>10: f <sub>OSC</sub> /4.<br>11: f <sub>OSC</sub> /8. | -                                            | ck Selectio                                             | on Bits       |    |     |   |   |
| [5:4]        | 00: Elapse<br>01: Elapse                                                                                                | d time for L<br>d time for H<br>d time for c | Timing Sel<br>ow data va<br>ligh data va<br>combined Lo | lue.<br>alue. |    | es. |   |   |
| [3]          | <b>Counter A</b><br>0: Disable<br>1: Enable i                                                                           | interrupt.                                   | Enable Bit                                              |               |    |     |   |   |
| [2]          | Counter A<br>0: Stop Cou<br>1: Start Co                                                                                 | unter A.                                     |                                                         |               |    |     |   |   |

### Table 70. Counter A Control Register (CACON; Set1, Bank0)



258

 

 Bit
 Description (Continued)

 [1]
 Counter A Mode Selection Bit 0: One-Shot Mode. 1: Repeating Mode.

 [0]
 Counter A Output Flip-Flop Control Bit 0: Flip-Flop Low level (T-FF = Low). 1: Flip-Flop High level (T-FF = High).

CACON contains control settings for the following functions:

- Counter A clock source selection
- Counter A interrupt enable/disable
- Counter A interrupt pending control (i.e., read for status, write to clear)
- Counter A interrupt time selection

The Counter A Data registers (Set1, Bank0), CADATAH, CADATAL are described in Tables 71 and 72.

| Bit     | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|---------|-----|-----|-----|-----|-----|-----|-----|-----|--|
| Reset   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |
| R/W     | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Address |     | F4h |     |     |     |     |     |     |  |

#### Table 71. Counter A Data High Byte Register

#### Table 72. Counter A Data Low Byte Register

| <b>_</b> |     |     | -   | -   | 5   | 2   | 1   | 0   |
|----------|-----|-----|-----|-----|-----|-----|-----|-----|
| Reset    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| R/W      | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Address  |     |     |     | F   | 5h  |     |     |     |





## 14.1.1. Counter A Pulse Width Calculations

Figure 81 presents an example waveform consisting of a low period time ( $t_{LOW}$ ) and a high period time ( $t_{HIGH}$ ).



Figure 81. Counter A Pulse Width

To generate the waveform in Figure 81, observe the following calculations.

When CAOF = 0:

 $t_{LOW}$  = (CADATAL + 2) × 1/Fx. 0h < CADATAL < 100h, in which Fx = the selected clock  $t_{HIGH}$  = (CADATAH + 2) × 1/Fx. 0h < CADATAH < 100h, in which Fx = the selected clock

When CAOF = 1:

 $t_{LOW}$  = (CADATAH + 2) × 1/Fx. 0h < CADATAH < 100h, in which Fx = the selected clock  $t_{HIGH}$  = (CADATAL + 2) × 1/Fx. 0h < CADATAL < 100h, in which Fx = the selected clock

For  $t_{LOW}$  to result in 24 µs and  $t_{HIGH}$  to result in 15 µs, set  $f_{OSC} = 4$  MHz and set Fx = 4MHz/4 = 1 MHz, as the following two methods show.

**Method 1.** When CAOF = 0:

 $t_{LOW}$  = 24µs = (CADATAL + 2)/Fx = (CADATAL + 2) × 1µs, CADATAL = 22  $t_{HIGH}$  = 15µs = (CADATAH + 2)/Fx = (CADATAH + 2) × 1µs, CADATAH = 13

Method 2. When CAOF = 1:

 $t_{HIGH}$  = 15µs = (CADATAL + 2)/Fx = (CADATAL + 2) × 1µs, CADATAL = 13  $t_{LOW}$  = 24µs = (CADATAH + 2)/Fx = (CADATAH + 2) × 1µs, CADATAH = 22

In Figures 82 and 83, and the code example that follows, Counter A is set to a repeat mode, the oscillation frequency is set as the Counter A clock source, and CADATAH and CADATAL are set to exhibit a 38kHz, 1/3 Duty carrier frequency. The program parameters are:

- Counter A is used in Repeat Mode
- Oscillation frequency is 4MHz (0.25 µs)
- CADATAH =  $8.795 \,\mu$ s/0.25  $\mu$ s = 35.18, CADATAL =  $17.59 \,\mu$ s/0.25  $\mu$ s = 70.36







• Set P3.1 CMOS push-pull output and CAOF Mode

Figure 82. Counter A Output Flip-Flop Waveforms in Repeat Mode







37.9 KHz 1/3 Duty

Figure 83. 38 kHz, 1/3 Duty Carrier Frequency

| ORG<br>START: DI | 0100h             | ; Reset address                   |
|------------------|-------------------|-----------------------------------|
|                  |                   |                                   |
| •                |                   |                                   |
| LD               | CADATAL, #(70-2)  | ; Set 17.5ms                      |
| LD               | CADATAH, #(35-2)  | ; Set 8.75ms                      |
| LD               | P3CON, #11110010b | ; Set P3 to CMOS push-pull        |
|                  |                   | ; output                          |
|                  |                   | ; Set P3.1 to REM output          |
| LD               | CACON, #00000110b | ; Clock Source $\rightarrow$ fOSC |
|                  |                   | ; Disable Counter A               |
|                  |                   | ; interrupt.                      |
|                  |                   | ; Select Repeat Mode for          |
|                  |                   | ; Counter A                       |
|                  |                   | ; Start Counter A                 |
|                  |                   | ; operation.                      |
|                  |                   | ; Set Counter A output            |
|                  |                   | ; flip-flop (CAOF) low.           |
| LD               | P3, #80h          | ; Set P3.7 (Carrier On/           |
|                  |                   | ; Off) to high.                   |
|                  |                   | ; This command generates          |
|                  |                   | ; 38kHz, 1/3 duty pulse           |
|                  |                   | ; signal through P3.1             |

In this next example (see Figure 84), Counter A is set to One-Shot Mode, the oscillation frequency is set as the Counter A clock source, and CADATAH and CADATAL are set to exhibit a 40 µs-width pulse. The program parameters are:

- Counter A is used in One-Shot Mode
- Oscillation frequency is  $4 \text{ MHz} (1 \text{ clock} = 0.25 \mu \text{s})$
- CADATAH =  $40 \mu s/0.25 \mu s = 160$ , CADATAL = 1
- Set P3.1 CMOS push-pull output and CAOF Mode







Figure 84. One-Shot Mode

| ORG<br>START: DI | 0100h                                                                    | ; Reset address                                                                                                                                                                                                                              |
|------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LD<br>LD<br>LD   | CADATAL, #(160-2)<br>CADATAH, #1<br>P3CON, #11110010b<br>CACON, #0000001 | <pre>; Set 40ms ; Set any value except 00h ; Set P3 to CMOS push-pull ; output ; Set P3.1 to REM output ; Clock Source → fOSC ; Disable Counter A</pre>                                                                                      |
| LD               | P3, #80h                                                                 | <pre>; Disable counter A<br/>; interrupt.<br/>; Select One-Shot Mode for<br/>; Counter A<br/>; Stop Counter A<br/>; operation.<br/>; Set Counter A Output<br/>; flip-flop (CAOF) high.<br/>; Set P3.7 (Carrier On/<br/>; Off) to high.</pre> |
| •                |                                                                          |                                                                                                                                                                                                                                              |
| Pulse_out:<br>LD | CACON, #00000101b                                                        | <pre>; Start Counter A ; operation to make the ; pulse at this point. ; After the instruction is ; executed, 0.75ms is ; required before the ; falling edge of the ; pulse starts.</pre>                                                     |





# Chapter 15. Timer 2

The S3F80P9 Microcontroller's 16-bit timer/counter, Timer 2 (T2) can be used in universal remote controller applications to generate an envelope pattern for the remote controller signal. Timer 2 features the following components.

- One control register, T2CON (E8h, Set1, Bank1, R/W)
- Two 8-bit counter registers, T2CNTH and T2CNTL (E4h and E5h, Set1, Bank1, Read only)
- Two 8-bit reference data registers, T2DATAH and T2DATAL (E6h and E7h, Set1, Bank1, R/W)
- One 16-bit comparator

Figure 85 presents the Timer 2 block diagram.



Figure 85. Timer 2 Block Diagram





264

**Note:** The Match signal only occurs in Interval Mode.

>

Select one of the following clock sources as the Timer 2 clock:

- Oscillator frequency  $(f_{OSC})$  divided by 4, 8, or 16
- Internal clock input from the Counter A module (Counter A flip/flop output)

Use Timer 2 in three ways:

- As a normal free run counter, generating a Timer 2 overflow interrupt (IRQ3, vector F0h) at programmed time intervals
- To generate a Timer 2 match interrupt (IRQ3, vector F2h) when the 16-bit Timer 2 count value matches the 16-bit value written to the reference data registers
- To generate a Timer 2 capture interrupt (IRQ3, vector F2h) when a triggering condition exists at the P3.0 pin. (i.e., select a rising edge, a falling edge, or both edges as the trigger)

**Note:** The CPU clock should be faster than the Timer 2 clock.



# 15.1. Timer 2 Control Register

The Timer 2 Control (T2CON) Register, shown in Table 73, is located in address E8h, Bank1, Set1 and is read/write-addressable.

## Table 73. Timer 2 Control Register (T2CON; Set1, Bank1)

|         |                                                                                                                       |                                          |                                              | 0 (                                       | •                        |             |   |   |
|---------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------|-------------------------------------------|--------------------------|-------------|---|---|
| Bit     | 7                                                                                                                     | 6                                        | 5                                            | 4                                         | 3                        | 2           | 1 | 0 |
| Reset   | 0                                                                                                                     | 0                                        | 0                                            | 0                                         | 0                        | 0           | 0 | 0 |
| R/W     |                                                                                                                       |                                          |                                              | R                                         | W                        |             |   |   |
| Addres  | SS                                                                                                                    |                                          |                                              | E                                         | 3h                       |             |   |   |
| Note: I | R = read only; R/W = re                                                                                               | ead/write.                               |                                              |                                           |                          |             |   |   |
| Bit     | Descriptio                                                                                                            | n                                        |                                              |                                           |                          |             |   |   |
| [7:6]   | <b>Timer 2 In</b><br>00: f <sub>OSC</sub> /4.<br>01: f <sub>OSC</sub> /8.<br>10: f <sub>OSC</sub> /16<br>11: Internal | ).                                       |                                              |                                           |                          |             |   |   |
| [5:4]   |                                                                                                                       | l Timer Moc<br>e Mode. Ris<br>e Mode. Fa | le. Counter<br>sing edges,<br>lling edges    | cleared by<br>counter run<br>, counter ru | nning, OVF<br>nning, OVF |             |   |   |
| [3]     | Timer 2 Co<br>0: No effec<br>1: Clear T2                                                                              | t when write                             | e.                                           | n write.                                  |                          |             |   |   |
| [2]     | <b>Timer 2 O</b><br>0: Disable<br>1: Enable T                                                                         | T2 overflow                              | interrupt.                                   | ble Bit*                                  |                          |             |   |   |
| [1]     | <b>Timer 2 M</b> a<br>0: Disable<br>1: Enable T                                                                       | T2 match/c                               | apture inter                                 | rupt.                                     | iit                      |             |   |   |
| [0]     | <b>Timer 2 Ma</b><br>0: No T2 m<br>0: Clear T2<br>1: T2 matcl<br>1: No effec                                          | atch/captur<br>match/cap<br>h/capture ir | re interrupt<br>ture interru<br>terrupt is p | pending wh<br>pt pending                  | nen read.<br>condition w | /hen write. |   |   |
|         | *A Timer 2 overflow interrupt                                                                                         |                                          |                                              |                                           |                          |             |   |   |



T2CON contains control settings for the following T2 functions:

- Timer 2 input clock selection
- Timer 2 operating mode selection
- Timer 2 16-bit up counter clear
- Timer 2 overflow interrupt enable/disable
- Timer 2 match or capture interrupt enable/disable
- Timer 2 interrupt pending control (read for status, write to clear)

A reset operation clears T2CON to 00h, selects  $f_{OSC}$  divided by 4 as the T2 clock, configures Timer 2 as a normal interval timer, and disables the Timer 2 interrupts.

In the S3F80P9 MCU's interrupt structure, the Timer 2 overflow interrupt receives higher priority than the Timer 2 match or capture interrupts; see Tables 74 through 77.

| Bit     | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|-----|---|---|---|---|---|---|---|
| Reset   | 0   | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W     | R   | R | R | R | R | R | R | R |
| Address | E4h |   |   |   |   |   |   |   |

Table 74. Timer 2 Counter High Byte Register

| Bit            | 7             | 6          | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|---------------|------------|---|---|---|---|---|---|
| Reset          | 0             | 0          | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W            | R             | R          | R | R | R | R | R | R |
| Address        | E5h           |            |   |   |   |   |   |   |
| Note: R = read | only; R/W = r | ead/write. |   |   |   |   |   |   |

## Table 76. Timer 2 Data High Byte Register

| Reset         0         0         0           R/W         R/W         R/W         R/W | 0<br>R/W | 0<br>R/W | 0<br>R/W | 0   | 0     |  |  |  |
|---------------------------------------------------------------------------------------|----------|----------|----------|-----|-------|--|--|--|
| <b>R/W</b> R/W R/W R/W                                                                | R/W      |          |          |     | D 44/ |  |  |  |
|                                                                                       |          | r./ v v  | R/W      | R/W | R/W   |  |  |  |
| Address                                                                               | E6h      |          |          |     |       |  |  |  |



| Bit     | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|---------|-----|-----|-----|-----|-----|-----|-----|-----|
| Reset   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| R/W     | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Address | E7h |     |     |     |     |     |     |     |

#### Table 77. Timer 2 Data Low Byte Register

**15.2. Timer 2 Overflow Interrupt** 

Timer 2 can be programmed to generate an overflow interrupt (IRQ3, F0h) whenever an overflow occurs in the 16-bit upcounter. When the Timer 2 overflow interrupt enable bit, T2CON.2, is set to 1, an overflow interrupt is generated each time the 16-bit upcounter reaches FFFFh. After the interrupt request is generated, the counter value is automatically cleared to 00h and up counting resumes. By writing a 1 to T2CON.3, the 16-bit counter value can be cleared/reset at any time during program operation.

# 15.3. Timer 2 Capture Interrupt

Timer 2 can be used to generate a capture interrupt (IRQ3, vector F2h) whenever a triggering condition is detected at the P3.0 pin in the 32-pin and 44-pin packages. The T2CON.5 and T2CON.4 bit-pair setting is used to select the trigger condition for Capture Mode operation: rising edges, falling edges, or both signal edges.

In Capture Mode, program software can poll the Timer 2 match/capture interrupt pending bit, T2CON.0, to detect when a Timer 2 capture interrupt pending condition exists (T2CON.0 = 1). When the interrupt request is acknowledged by the CPU and the service routine starts, the interrupt service routine for vector F2h must clear the interrupt pending condition by writing a 0 to T2CON.0.



Figure 86 illustrates Timer 2 Capture Mode.



Figure 86. Simplified Timer 2 Function Diagram: Capture Mode

**Note:** P3.0 is assigned as the T2CAP function in the 32-pin and 44-pin packages.

# 15.4. Timer 2 Match Interrupt

In addition to generating capture interrupts, Timer 2 can also be used to generate a match interrupt (IRQ3, vector F2h) whenever the 16-bit counter value matches the value that is written to the Timer 2 reference data registers, T2DATAH and T2DATAL. When a match condition is detected by the 16-bit comparator, the match interrupt is generated, the counter value is cleared, and up counting resumes from 00h.

In Match Mode, program software can poll the Timer 2 match/capture interrupt pending bit, T2CON.0, to detect when a Timer 2 match interrupt pending condition exists (T2CON.0 = 1). When the interrupt request is acknowledged by the CPU and the service routine starts, the interrupt service routine for vector F2h must clear the interrupt pending condition by writing a 0 to T2CON.0.



269

Figure 87 illustrates the Timer 2 Interval Timer Mode.



Figure 87. Simplified Timer 2 Function Diagram: Interval Timer Mode



# Chapter 16. Embedded Flash Memory Interface

The S3F80P9 MCU features an on-chip internal Flash memory instead of a masked ROM; this memory is accessible by an LDC instruction. The Flash sector is erasable and byte-programmable; data can be programmed in a Flash memory area at any time. This embedded Flash memory offers the following two operating features:

- User Program Mode
- Tool Program Mode

**Note:** To learn more about Tool Program Mode; see the the <u>Flash Programming</u> chapter on page 306.

# 16.1. Flash ROM Configuration

S3F80P9 MCU Flash memory consists of 256 sectors. Each sector consists of 128 bytes. Therefore, the total size of Flash memory is  $256 \times 128$  bytes (32KB). User can erase Flash memory by a sector unit at a time and write the data into Flash memory by a byte unit at a time.

- 32KB of internal Flash memory
- Sector size: 128 bytes
- 10 years data retention
- Fast programming time:
  - Sector erase: 4ms (minimum)
  - Byte programming: 20 µs (minimum)
- Byte-programmable
- User programmable by LDC instruction
- 128-byte sector erase available
- External serial programming support
- Endurance: 10,000 erase/program cycles (minimum)
- Expandable onboard program (OBP)



## 16.2. User Program Mode

User Program Mode supports sector erase, byte programming, byte read, and one protection mode, Hard Lock protection. The S3F80P9 MCU also features an internal pumping circuit to generate high voltage; therefore, 12.5 V into a  $V_{PP}$  (i.e., test) pin is not required. To program Flash memory in this mode, several control registers are used. There are four functions: programming, reading, sector erase, and hard lock protection.

## 16.3. ISP Onboard Programming Sector

ISP sectors located in program memory area can store on-board program software (i.e., boot program code for upgrading application code by interfacing with an I/O port pin). The ISP sectors cannot be erased or programmed by LDC instruction for the safety of on-board program software.

The ISP sectors are available only when the ISP enable/disable bit is Set0, i.e., enable ISP at the Smart Option. If you prefer not to use the ISP sector method, this area can be used as normal program memory (i.e., can be erased or programmed by the LDC instruction) by setting the ISP disable bit (1) with the Smart Option. Even if the ISP sector is selected, the ISP sector can be erased or programmed in Tool Program Mode using a serial programming tool.

The size of the ISP sector can be adjusted using Smart Option settings; see Figure 13 on page 20.

## 16.4. ISP Reset Vector and ISP Sector Size

When the ISP sectors are being used by setting the ISP enable/disable bit to 0 and the reset vector selection bit to 0 at the Smart Option (see the <u>Embedded Flash Memory Interface</u> chapter on page 270.), choose the reset vector address of the CPU as shown in Table 78 by



setting the ISP reset vector address selection bits; also see the list of ISP sector sizes in Table 79.

|       | Smart Option (003Eh)<br>ISP Reset Vector Address Selection Bit |                                                                                                     |                                                                                                                                                                           |                                                                                                                                                                                                       |  |
|-------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit 6 | Bit 5                                                          | <ul> <li>Address after<br/>POR</li> </ul>                                                           | Usable Area for<br>ISP Sector                                                                                                                                             | ISP Sector Size                                                                                                                                                                                       |  |
| Х     | х                                                              | 0100h                                                                                               | 0                                                                                                                                                                         | 0                                                                                                                                                                                                     |  |
| 0     | 0                                                              | 0200h                                                                                               | 100h–1FFh                                                                                                                                                                 | 256 bytes                                                                                                                                                                                             |  |
| 0     | 1                                                              | 0300h                                                                                               | 100h–2FFh                                                                                                                                                                 | 512 bytes                                                                                                                                                                                             |  |
| 1     | 0                                                              | 0500h                                                                                               | 100h–4FFh                                                                                                                                                                 | 1024 bytes                                                                                                                                                                                            |  |
| 1     | 1                                                              | 0900h                                                                                               | 100h-8FFh                                                                                                                                                                 | 2048 bytes                                                                                                                                                                                            |  |
|       | x<br>0<br>0<br>1<br>1                                          | x         x           0         0           0         1           1         0           1         1 | x         x         0100h           0         0         0200h           0         1         0300h           1         0         0500h           1         1         0900h | x         x         0100h         0           0         0         0200h         100h–1FFh           0         1         0300h         100h–2FFh           1         0         0500h         100h–4FFh |  |

### Table 78. Reset Vector Address

Note: The selection of the ISP reset vector address by Smart Option (003Eh.7–003Eh.5) is not dependent of the selection of ISP sector size by Smart Option (003Eh.2–003Eh.0).

#### Table 79. ISP Sector Size

| Smart Option | art Option (003Eh) ISP Size Selection Bit |       |                        |                 |
|--------------|-------------------------------------------|-------|------------------------|-----------------|
| Bit 2        | Bit 1                                     | Bit 0 | Area of ISP Sector     | ISP Sector Size |
| 1            | х                                         | х     | 0                      | 0               |
| 0            | 0                                         | 0     | 100h–1FFh (256 bytes)  | 256 bytes       |
| 0            | 0                                         | 1     | 100h–2FFh (512 bytes)  | 512 bytes       |
| 0            | 1                                         | 0     | 100h–4FFh (1024 bytes) | 1024 bytes      |
| 0            | 1                                         | 1     | 100h–8FFh (2048 bytes) | 2048 bytes      |

LDC instruction in User Program Mode.



## **16.5. Flash Memory Control Registers**

The Flash Memory Control (FMCON) Register, shown in Table 80, is available only in User Program Mode to select the mode of Flash memory operations; i.e., sector erase and byte programming, and to provide Hard Lock Protection for Flash memory.

Table 80. Flash Memory Control Register (FMCON; Set1, Bank1)

| Bit          | 7                                                                | 6                                                                                             | 5                       | 4                                 | 3           | 2              | 1            | 0                  |
|--------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------------|-----------------------------------|-------------|----------------|--------------|--------------------|
| Reset        | 0                                                                | 0                                                                                             | 0                       | 0                                 | -           | _              | _            | 0                  |
| R/W          | R/W                                                              | R/W                                                                                           | R/W                     | R/W                               | _           | _              | _            | R/W                |
| Address      |                                                                  |                                                                                               |                         | EF                                | ħ           |                |              |                    |
| Note: R = re | ad only; R/W = r                                                 | ead/write.                                                                                    |                         |                                   |             |                |              |                    |
| Bit          | Descriptio                                                       | on                                                                                            |                         |                                   |             |                |              |                    |
| [7:4]        | 0001–0100<br>0101: Prog<br>0110: Harc<br>0111–1001<br>1010: Eras | mory Mode<br>0: Reserved<br>gramming N<br>1 Lock Mod<br>1: Reserved<br>se Mode.<br>: Reserved | d.<br>1ode.<br>e.<br>I. | Bits                              |             |                |              |                    |
| [3:1]        | <b>Reserved</b><br>These bits                                    | are reserve                                                                                   | ed must be              | set to 000.                       |             |                |              |                    |
| [0]          | 0: Operatio                                                      |                                                                                               | •                       | i <b>lable for Er</b><br>ar bit). | ase and H   | lard Lock)     |              |                    |
|              | ock Mode is one                                                  |                                                                                               | protection m            | odes. To lear                     | n more abou | ut Hard Lock I | Mode, see th | ne <u>Hard Loc</u> |

Bit 0 of the FMCON Register, FMCON.0, initiates the Erase and Hard Lock Protection operations. As a result, operation of Erase and Hard Lock Protection is activated when setting FMCON.0 to 1. If FMCON.0 is set to 1 for erasing, the CPU is stopped automatically to allow for an erasure period (minimum10ms). After this period, the CPU is automatically restarted. When reading or programming a byte of data from or into Flash memory, this bit is not required to be manipulated.



### 16.5.1. Flash Memory User Programming Enable Register

The Flash Memory User Programming Enable (FMUSR) Register, shown in Table 81, manages the safe operation of Flash memory. This register will protect an undesired erase or program operation from CPU malfunctions caused by electrical noise. After reset, User Program Mode is disabled because the value of FMUSR is 0000000b as a result of the reset operation. If it is necessary to operate Flash memory, enable User Program Mode by setting the value of FMUSR to 10100101b. Any value written to FMUSR other than 10100101b disables User Program Mode.

| Bit            | 7                                                                                                                            | 6          | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|------------------------------------------------------------------------------------------------------------------------------|------------|---|---|---|---|---|---|
| Reset          | 0                                                                                                                            | 0          | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W            | R/W                                                                                                                          |            |   |   |   |   |   |   |
| Address        | EEh                                                                                                                          |            |   |   |   |   |   |   |
| Note: R = real | ad only; R/W = re                                                                                                            | ead/write. |   |   |   |   |   |   |
| Bit            | Description                                                                                                                  |            |   |   |   |   |   |   |
| [7:0]          | Flash Memory User Programming Enable Bits<br>10100101: Enable User Program Mode.<br>Other values: Disable User Program Mode. |            |   |   |   |   |   |   |
| Notes:         |                                                                                                                              |            |   |   |   |   |   |   |

### Table 81. Flash Memory User Programming Enable Register (FMUSR; Set1, Bank1)

1. To enable Flash memory user programming, write 10100101b to FMUSR.

To disable Flash memory operation, write other value except 10100101b into FMUSR.

### 16.5.2. Flash Memory Sector Address Registers

There are two sector address registers for erasing or programming Flash memory. The Flash Memory Sector Address Low Byte (FMSECL) Register indicates the low byte of the sector address, and the Flash Memory Address Sector High Byte (FMSECH) Register indicates the high byte of the sector address. The S3F80P9 MCU requires the FMSECH Register because it contains 512 sectors.

Each Flash memory sector consists of 128 bytes. Each sector's address starts at XX00h or xx80h; for example, the base address of the sector is xx00h or xx80h. Therefore, bits 6–0 of FMSECL do not effect whether the value is 1 or 0. Zilog recommends using this method is the simplest way to load the sector base address into the FMSECH and FMSECL registers. When programming Flash memory, user should program after loading a sector base address, which is located in the destination address to write data into the FMSECH and FMSECL registers. If the next operation is also to write one byte data, user should check whether next destination address is located in the same sector or not. If using



other sectors, user should load sector address to FMSECH and FMSECL Register according to the sector. To learn more, see the three examples that begin <u>on page 278</u>.

The contents of these Flash Memory Sector Address registers are described in Tables 82 and 83.

| Bit           | 7                | 6                                     | 5          | 4              | 3            | 2               | 1              | 0          |
|---------------|------------------|---------------------------------------|------------|----------------|--------------|-----------------|----------------|------------|
| Reset         | 0                | 0                                     | 0          | 0              | 0            | 0               | 0              | 0          |
| R/W           |                  | R/W                                   |            |                |              |                 |                |            |
| Address       |                  | ECh                                   |            |                |              |                 |                |            |
| Note: R = rea | ad only; R/W = r | ead/write.                            |            |                |              |                 |                |            |
| Bit           | Descriptio       | on                                    |            |                |              |                 |                |            |
| [7:0]         | Flash Merr       | Flash Memory Sector Address High Byte |            |                |              |                 |                |            |
| Note: The hig | gh-byte Flash me | emory sector                          | address po | inter value is | the higher e | ight bits of th | ne 16-bit poin | ter addres |

#### Table 83. Flash Memory Sector Address Register Low Byte (FMSECL; Set1, Bank1)

| Bit           | 7                | 6                                    | 5            | 4             | 3             | 2               | 1               | 0          |
|---------------|------------------|--------------------------------------|--------------|---------------|---------------|-----------------|-----------------|------------|
| Reset         | 0                | 0                                    | 0            | 0             | 0             | 0               | 0               | 0          |
| R/W           |                  | R/W                                  |              |               |               |                 |                 |            |
| Address       |                  | EDh                                  |              |               |               |                 |                 |            |
| Note: R = rea | ad only; R/W = r | ead/write.                           |              |               |               |                 |                 |            |
| Bit           | Descriptio       | on                                   |              |               |               |                 |                 |            |
| [7:0]         | Flash Merr       | Flash Memory Sector Address Low Byte |              |               |               |                 |                 |            |
| Note: The low | v-byte Flash me  | mory sector                          | address poil | nter value is | the lower eig | ght bits of the | e 16-bit pointe | er address |

### **16.6. Sector Erase Operations**

Flash memory can be partially erased by using the sector erase functions in User Program Mode only. Sectors are the only units of Flash memory that can be erased in User Program Mode.

Program memory on the S3F80P9 MCU is divided into 256 sectors (32KB). Every sector contains all 128 bytes and should first be erased prior to programming a new data byte into Flash memory. A minimum of 10ms delay time is required prior to an erase and after setting the sector address and triggering the erase start bit (FMCON.0). Sector erase is not supported in Tool Program modes (i.e., when using MDS mode or programming tools).



276

7FFFh Sector 255 (128 byte) 7F7Fh Sector 254 (128 byte) 7EFFh 3FFFh Sector 127 (128 byte) 3F7Fh 05FFh Sector 11 (128 byte) 057Fh Sector 10 (128 byte) 0500h 04FFh Sector 0-9 (128 byte x 10) 0000h

Figure 88 portrays how sectors are mapped in User Program Mode.

Figure 88. Sector Configurations in User Program Mode

### 16.6.1. The Sector Erase Procedure in User Program Mode

Observe the following procedure to perform a sector erase in User Program Mode.

- 1. Set the Flash Memory User Programming Enable (FMUSR) Register to 10100101b.
- 2. Set the Flash Memory Sector Address (FMSECH and FMSECL) Registers.
- 3. Set the Flash Memory Control (FMCON) Register to 10100001b.
- 4. Set the Flash Memory User Programming Enable (FMUSR) Register to 0000000b.



Start SB1 ; Select Bank1 FMUSR ← #0A5h ; User Programimg Mode Enable FMSECH High Address of Sector 4 ; Set Sector Base Address FMSECL ◀-Low Address of Sector **FMCON** #10100001b ; Mode Select & Start Erase ◄ FMUSR 🗲 #00h ; User Prgramming Mode Disable SB0 ; Select Bank0 Finish One Sector Erase

Figure 89 shows the flow of the sector erase routine in User Program Mode.



**Notes:** 1. If user erases a sector selected by Flash Memory Sector Address Register FMSECH and FMSECL, FMUSR should be enabled just before starting sector erase operation. And to erase a sector, Flash Operation Start Bit of FMCON Register is written from operation stop 0 to operation start 1. That bit will be cleared automatically just after the corresponding operation completed. In other words, when the S3F80P9 MCU is in the condition that Flash memory user programming enable bits is enabled and executes start operation of sector erase, it will get the result of erasing selected sector as user's a purpose and Flash Operation Start Bit of FMCON Register is also clear automatically.

2. If user executes sector erase operation with FMUSR disabled, FMCON.0 bit, Flash Operation Start Bit, remains high, which means start operation, and is not cleared even though next instruction is executed. Therefore, the user should be careful to set FMUSR when executing a sector erase to not affect other Flash sectors.



Embedded in Life An DXYS Company 278

The following code example shows how to erase one sector.

| ERASE_ONESECTOR: |                   |                            |
|------------------|-------------------|----------------------------|
| SB1              |                   |                            |
| LD               | FMUSR, #0A5h      | ; User Program Mode enable |
| LD               | FMSECH, #40h      | ; Set sector address       |
|                  |                   | ; 4000h, sector 128        |
| LD               | FMSECL, #00h      | ; Among sector 0 to 511    |
| LD               | FMCON, #10100001b | ; Select Erase Mode Enable |
|                  |                   | ; & Start sector erase     |
| ERASE_STOP:      |                   |                            |
| LD               | FMUSR, #00h       | ; User Program Mode        |
|                  |                   | ; disable                  |
| SB0              |                   |                            |

This next code example shows how to erase the contents of a Flash memory space that ranges from sector (n) to sector (n + m).

;; Predefine the number of sector to erase

| LD<br>LD         | SecNumH, #00h<br>SecNumL, #128                 | ; Set sector number<br>; Selection the sector128<br>; (base address 4000h) |
|------------------|------------------------------------------------|----------------------------------------------------------------------------|
| LD               | R6, #01h                                       | ; Set the sector range (m)<br>; to erase                                   |
| LD               | R7, #7Dh                                       | ,<br>; Into High-byte (R6) and<br>; Low-byte (R7)                          |
| LD               | R2, SecNumH                                    |                                                                            |
| LD               | R3, SecNumL                                    |                                                                            |
| ERASE_LOOP: CALL | SECTOR_ERASE<br>XOR P4, #11111111b<br>INCW RR2 | ; Display ERASE_LOOP cycle                                                 |
| LD               | SecNumH, R2                                    |                                                                            |
| LD               | SecNumL, R3                                    |                                                                            |
| DECW             | RR6                                            |                                                                            |
| LD               | R8, R6                                         |                                                                            |
| OR               | R8, R7                                         |                                                                            |

CP R8, #00h JP NZ, ERASE\_LOOP SECTOR\_ERASE: LD R12, SecNumH LD R14, SecNumL MULT RR12, #80h ; Calculation the base





|          |            | ; address of a target<br>; sector |
|----------|------------|-----------------------------------|
| MULT     | RR14, #80h | ; The size of one sector          |
|          |            | ; is 128 bytes                    |
| ADD      | R13, R14   | ; BTJRF FLAGS.7, NOCARRY          |
|          |            | ; INC R12                         |
|          |            |                                   |
| NOCARRY: |            |                                   |
| LD       | R10, R13   |                                   |
| LD       | R11, R15   |                                   |

## 16.7. Program Operations

After a sector erase, Flash memory is programmed in one-byte units. Programming write operations begin with the LDC instruction.

### 16.7.0.1. Programming in User Program Mode

Observe the following procedure to program Flash memory in User Program Mode.

- 1. Erase all target sectors before programming.
- 2. Set the Flash Memory User Programming Enable (FMUSR) Register to 10100101b.
- 3. Set the Flash Memory Control (FMCON) Register to 0101000Xb.
- 4. Set the Flash Memory Sector Address (FMSECH and FMSECL) Registers to the sector base address of the destination address to write data.
- 5. Load transmission data into a working register.
- 6. Load the upper addresses of Flash memory into the upper register of the working register pair.
- 7. Load the lower addresses of Flash memory into the lower register of the working register pair.
- 8. Load transmission data to a Flash memory location on the LDC instruction through Indirect Addressing Mode.
- 9. Set the Flash Memory User Programming Enable (FMUSR) Register to 0000000b.

**Note:** In Programming Mode, FMCON.0's value can be either 0 or 1.



280

dded in Life

An DXYS Company



Figure 90 shows the flow of the byte programming routine in User Program Mode.

Figure 90. Byte Program Flowchart in User Program Mode



Embedded in Life 281

Start SB1 ; Select Bank1 FMSECH High Address of Sector ; Set Secotr Base Address 4 FMSECL Low Address of Sector 4 R(n) High Address to Write ; Set Address and Data R(n+1) Low Address to Write R(data) -8-bit Data FMUSR #0A5h ; User Program Mode Enable ◀ FMCON #01010000b ✦ ; Mode Select 4 ; Write data at flash LDC @RR(n),R(data) -; User Program Mode Disable YES Write again? NO NO FMUSR 🗲 ; User Program Mode Disable Same Sector? #00h ;; Check Sector YES SB0 ; Select Bank0 NO Continuous address? ;; Check Address Finish Writing YES ;; Increse Address INC R(n+1) YES Different Data? ;; Update Data to Write R(data) 🔶 New 8-bit Data NO

Figure 91 shows the overall program flow in User Program Mode.





ZILOG Embeddied in Life An DXYS Company 282

The following example shows how to perform one-byte Flash programming.

| WR_BYTE:<br>SB1 | ; Write data AAh to | destination address 4010h                     |
|-----------------|---------------------|-----------------------------------------------|
| LD              | FMUSR, #0A5h        | ; User Program Mode enable                    |
| LD              | FMCON, #01010000b   | ; Selection programming ; mode                |
| LD              | FMSECH, #40h        | ; Set the base address of<br>; sector (4000h) |
| LD              | FMSECL, #00h        |                                               |
| LD              | R9, #0AAh           | ; Load data AA to write                       |
| LD              | R10, #40h           | ; Load the upper address                      |
|                 |                     | ; of Flash memory into the                    |
|                 |                     | ; upper register of the                       |
|                 |                     | ; working register pair                       |
| LD              | R11, #10h           | ; Load Flash memory lower                     |
|                 |                     | ; address into lower                          |
|                 |                     | ; register of pair working                    |
|                 |                     | ; register                                    |
| LDC             | @RR10, R9           | ; Write data AAh at Flash                     |
|                 |                     | ; memory location (4010h)                     |
| LD              | FMUSR, #00h         | ; User Program Mode                           |
|                 |                     | ; disable                                     |
| SB0             |                     |                                               |

This next example shows how to program the same Flash memory sector.

| WR_INSECTOR: |                   | ; RR10 Address copy (R10-<br>; high address, R11-low<br>; address) |
|--------------|-------------------|--------------------------------------------------------------------|
| LD           | R0, #40h          |                                                                    |
| SB1          |                   |                                                                    |
| LD           | FMUSR, #0A5h      | ; User Program Mode enable                                         |
| LD           | FMCON, #01010000b | ; Selection programming                                            |
|              |                   | ; mode and Start                                                   |
|              |                   | ; programming                                                      |
| LD           | FMSECH, #40h      | ; Set the base address of                                          |
|              |                   | ; sector located in target                                         |
|              |                   | ; address to write data                                            |
| LD           | FMSECL, #00h      | ; The sector 128's base                                            |
|              |                   | ; address is 4000h                                                 |
| LD           | R9, #33h          | ; Load data 33h to write                                           |
| LD           | R10, #40h         | ; Load Flash memory upper                                          |
|              |                   | ; address into upper                                               |
|              |                   | ; register of pair working                                         |
|              |                   | ; register                                                         |
| LD           | R11, #40h         | ; Load Flash memory lower                                          |

Zilog Embedded in Life An DXYS Company

|          |             | ; address into lower<br>; register of pair working |
|----------|-------------|----------------------------------------------------|
|          |             | ; register                                         |
| WR_BYTE: |             |                                                    |
| LDC      | @RR10, R9   | ; Write data 33h at Flash                          |
|          |             | ; memory location                                  |
| INC      | R11         | ; Reset address in the                             |
|          |             | ; same sector by INC                               |
|          |             | ; instruction                                      |
| DJNZ     | RO, WR_BYTE | ; Check whether the end                            |
|          |             | ; address for programming                          |
|          |             | ; reach 407Fh or not                               |
| LD       | FMUSR, #00h | ; User Program Mode                                |
|          |             | ; disable                                          |
| SB0      |             |                                                    |
|          |             |                                                    |

A third example shows how to program Flash memory spaces located in other sectors.

| WR INSECTOR2:  |                   |                            |
|----------------|-------------------|----------------------------|
| LD             | R0, #40h          |                            |
| LD             | R1, #40h          |                            |
| SB1            |                   |                            |
| LD             | FMUSR, #0A5h      | ; User Program Mode enable |
| LD             | FMCON, #01010000b | ; Selection programming    |
|                |                   | ; mode and Start           |
|                |                   | ; programming              |
| LD             | FMSECH, #01h      | ; Set the base address of  |
|                |                   | ; sector located in target |
|                |                   | ; address to write data    |
| LD             | FMSECL, #00h      | ; The sector 2's base      |
|                |                   | ; address is 100h          |
| LD             | R9, #0CCh         | ; Load data CCh to write   |
| LD             | R10, #01h         | ; Load Flash memory upper  |
|                |                   | ; address into upper       |
|                |                   | ; register of pair working |
|                |                   | ; register                 |
| LD             | R11, #40h         | ; Load Flash memory lower  |
|                |                   | ; address into lower       |
|                |                   | ; register of pair working |
|                |                   | ; register                 |
| CALL           | WR BYTE           |                            |
| LD             | R0, #40h          |                            |
| UL UL          | K0, #4011         |                            |
| WR INSECTOR50: |                   |                            |
| LD             | FMSECH, #19h      | ; Set the base address of  |
|                |                   |                            |

Zilog Embedded in Life An DXYS Company

284

|       |             |                 | ; sector located in target |
|-------|-------------|-----------------|----------------------------|
|       |             |                 | ; address to write data    |
|       | LD          | FMSECL, #00h    | ; The sector 50's base     |
|       |             |                 | ; address is 1900h         |
|       | LD          | R9, #55h        | ; Load data 55h to write   |
|       | LD          | R10, #19h       | ; Load Flash memory upper  |
|       |             |                 | ; address into upper       |
|       |             |                 | ; register of pair working |
|       |             |                 | ; register                 |
|       | LD          | R11, #40h       | ; Load Flash memory lower  |
|       |             |                 | ; address into lower       |
|       |             |                 | ; register of pair working |
|       |             |                 | ; register                 |
|       | CALL        | WR BYTE         | ,                          |
|       | 01122       |                 |                            |
| WR TN | ISECTOR128: |                 |                            |
|       | LD          | FMSECH, #40h    | ; Set the base address of  |
|       |             |                 | ; sector located in target |
|       |             |                 | ; address to write data    |
|       | LD          | FMSECL, #00h    | ; The sector 128's base    |
|       |             |                 | : address is 4000h         |
|       | LD          | R9, #0A3h       | ; Load data A3h to write   |
|       | LD          | R10, #40h       | ; Load Flash memory upper  |
|       | ЦU          | R10, #4011      |                            |
|       |             |                 | ; address into upper       |
|       |             |                 | ; register of pair working |
|       |             |                 | ; register                 |
|       | LD          | R11, #40h       | ; Load Flash memory lower  |
|       |             |                 | ; address into lower       |
|       |             |                 | ; register of pair working |
|       |             |                 | ; register                 |
|       |             |                 |                            |
| WR_BY |             |                 |                            |
|       | LDC         | @RR10, R9       | ; Write data A3h at Flash  |
|       |             |                 | ; memory location          |
|       | INC         | R11             |                            |
|       | DJNZ        | R1, WR_BYTE1    |                            |
|       |             |                 |                            |
|       | LD          | FMUSR, #00h     | ; User Program mode        |
|       |             |                 | ; disable                  |
|       | SB0         |                 |                            |
|       |             |                 |                            |
| WR BY | TE:         |                 |                            |
| _     | LDC         | @RR10, R9       | ; Write data written by R9 |
|       |             | ,               | ; at Flash memory location |
|       | INC         | R11             | ,                          |
|       | DJNZ        | RUI RO, WR BYTE |                            |
|       | RET         | no, m_bith      |                            |
|       | 1 1171      |                 |                            |



#### 285

## 16.8. Read Operations

The read operation is initiated by the LDC instruction. Observe the following procedure to program read operations in User Program Mode.

- 1. Load the upper Flash memory addresses into the upper register of the working register pair.
- 2. Load the lower Flash memory addresses into the lower register of the working register pair.
- 3. Load received data from Flash memory location area on the LDC instruction through Indirect Addressing Mode.

The following example shows how to perform read programming.

|       | LD              | R2, | #03h          | ;   | Load Flash memory's<br>upper address to upper<br>register of                                                   |
|-------|-----------------|-----|---------------|-----|----------------------------------------------------------------------------------------------------------------|
|       | LD              | R3, | #00h          | ;;; | pair working register<br>Load Flash memory's<br>lower address to lower<br>register of pair working<br>register |
| Loop: | LDC             | R0, | @RR2          | ;   | Read data from Flash<br>memory location (between<br>300h and 3FFh)                                             |
|       | INC<br>CP<br>JP | ,   | #0FFh<br>LOOP |     |                                                                                                                |

### 16.8.1. Hard Lock Protection

The Hard Lock Protection function prevents changes to data in Flash memory. Hard Lock Protection can be set by writing 0110b to FMCON7–4. If this function is enabled, the user cannot write or erase the data within Flash memory. This protection can be released by executing a chip erase in Tool Program Mode. The procedure to set a Hard Lock Protection in the User Program Mode is listed below. Hardware Protection could be supported by the serial tool writer manufacture. Consult the documentation for the particular manufacturer's serial program writer tool you use.

Observe the following procedure to set Hard Lock Protection in User Program Mode.

- 1. Set Flash Memory User Programming Enable (FMUSR) Register to 10100101b.
- 2. Set Flash Memory Control (FMCON) Register to 01100001b.



3. Set Flash Memory User Programming Enable (FMUSR) Register to 0000000b.

The following example shows how to set Hard Lock Protection.

| SB1 |                   |                            |
|-----|-------------------|----------------------------|
| LD  | FMUSR, #0A5h      | ; User Program Mode enable |
| LD  | FMCON, #01100001b | ; Select Hard Lock Mode    |
|     |                   | ; and Start protection     |
| LD  | FMUSR, #00h       | ; User Program Mode        |
|     |                   | ; disable                  |
| SB0 |                   |                            |



# **Chapter 17. Low Voltage Detection**

The S3F80P9 microcontroller features a built-in Low Voltage Detection (LVD) circuit that allows LVD and LVD\_FLAG detection of power voltage.

- Operating Frequency 8MHz
- Low voltage detect level for Backup Mode and Reset (LVD): 1.65V (typ.) ±50mV
- Low voltage detect level for Flash Flag Bit (LVD\_FLAG): 1.90, 2.00, 2.10, 2.20V (typ.) ±100mV

After power-on, LVD block is always enabled. LVD block is only disable when executed STOP instruction. The LVD block on the S3F80P9 MCU consists of two comparators and



a resistor string. One of comparators is used for LVD detection, and the other is used for LVD\_FLAG detection. A block diagram of the LVD circuit is shown in Figure 92.



Figure 92. Low Voltage Detect Block Diagram

The LVD circuit supplies two operating modes by 1 comparator: Backup Mode input and system reset input. With the LVD circuit, the S3F80P9 MCU can enter Backup Mode and generate a reset signal via LVD level detection. When the LVD circuit detects falling power levels, the S3F80P9 MCU enters Backup Mode.

The Backup Mode input automatically causes a chip stop. When the LVD circuit detects rising power levels, a system reset occurs. When the reset pin is at a high state and the LVD circuit detects a rising edge of  $V_{DD}$  on the  $V_{LVD}$  point, the reset pulse generator causes a reset pulse, and a system reset occurs. This reset by the LVD circuit is one of the S3F80P9 MCU's reset sources.



289

**Note:** LVD is a parameter that can be defined as low-level voltage detection when entering or exiting Backup Mode.

## 17.1. LVD Flag

The LVD indicator flag, LVD\_FLAG, is a parameter that represents low-level voltage detection. Output from another comparator will cause the LVD\_FLAG bit to become a 1 or a 0. When the power voltage is below the LVD\_FLAG level, bit 0 of the LVDCON Register is 1. When the power voltage is above the LVD\_FLAG level, bit 0 of LVDCON Register is automatically set to 0. Essentially, when this flag is 0, a low voltage level is indicated. As a result, LVDCON.0 can be used as a flag bit to indicate a low battery in IR and other applications.

The LVD\_GAPn voltage gaps (in which n = 1 to 4) between LVD and LVD FLAGn (in which n = 1 to 4) feature an  $\pm 80$  mV distribution. LVD and LVD FLAGn are not overlapped. See Tables 84 through 86.

| Symbol   | Min. | Тур. | Max. | Unit |
|----------|------|------|------|------|
| LVD_GAP1 | 170  | 250  | 330  | mV   |
| LVD_GAP2 | 270  | 350  | 430  | mV   |
| LVD_GAP3 | 370  | 450  | 530  | mV   |
| LVD_GAP4 | 470  | 550  | 630  | mV   |

#### Table 84. LVD Voltage Gap Characteristics

#### Table 85. LVD Flag Gap Characteristics

| Symbol                              | Min. | Тур. | Max. | Unit |
|-------------------------------------|------|------|------|------|
| Gap between LVD_Flag1 and LVD_Flag2 | 50   | 100  | 150  | mV   |
| Gap between LVD_Flag2 and LVD_Flag3 | 50   | 100  | 150  | mV   |
| Gap between LVD_Flag3 and LVD_Flag4 | 50   | 100  | 150  | mV   |

Table 86. LVD Enable Time ( $T_A = -25^{\circ}C$  to +85°C)

| Parameter       | Symbol           | Conditions       | Min. | Тур. | Max. | Unit |
|-----------------|------------------|------------------|------|------|------|------|
| LVD enable time | t <sub>LVD</sub> | $V_{DD} = 1.4 V$ | _    | -    | 50   | μs   |



In Stop Mode, the LVD operation turns off. When an external interrupt occurs, the LVD operation requires a  $t_{LVD}$  period of 50 µs (maximum) to wake up. If  $V_{DD}$  is below  $V_{LVD}$  after this external interrupt, the S3F80P9 MCU enters Backup Mode.

## **17.2. Low Voltage Detection Control Register**

In the Low Voltage Detection Control (LVDCON) Register, the LVDCON.0 flag bit indicates a low battery status in IR applications, among others. When an LVD circuit detects the LVD\_FLAG, the LVDCON.0 flag bit is automatically set. The reset value of LVD-CON is #00h.

The contents of the LVDCON Register are described in Table 87.

| Bit                 | 7                                    | 6                              | 5          | 4           | 3    | 2 | 1 | 0   |
|---------------------|--------------------------------------|--------------------------------|------------|-------------|------|---|---|-----|
| Reset               | _                                    | _                              | _          | _           | _    | _ | _ | 0   |
| R/W                 | _                                    | _                              | _          | _           | _    | _ | _ | R/W |
| Address             |                                      |                                |            | E           | 0h   |   |   |     |
| Note: R = re:       | ad only; R/W = re                    | ad/write                       |            |             |      |   |   |     |
|                     | au only, R/W – Te                    | au/write.                      |            |             |      |   |   |     |
|                     | Descriptio                           |                                |            |             |      |   |   |     |
| Bit                 |                                      |                                |            |             |      |   |   |     |
| Bit                 | Descriptio                           | n                              | ed must be | set to 0000 | 000. |   |   |     |
| Bit                 | Descriptio<br>Reserved               | <b>n</b><br>are reserve        |            | set to 0000 | 000. |   |   |     |
| <b>Bit</b><br>[7:1] | Descriptio<br>Reserved<br>These bits | n<br>are reserve<br>ndicator B | it         | set to 0000 | 000. |   |   |     |

Table 87. LVD Control Register (LVDCON; Set1, Bank1)

Note: When the LVD detects LVD\_FLAG level, LVDCON.0 flag bit is set automatically. When the V<sub>DD</sub> is upper LVD\_FLAG level, LVDCON.0 flag bit is cleared automatically.



Embedded in Life

## **17.3. Low Voltage Detection Flag Selection Register**

The Low Voltage Detection Flag Selection (LVDSEL) Register is used to select the LVD flag level. The reset value of LVDSEL is #00h. The contents of the LVDCON Register are described in Table 88.

| Bit           | 7                                   | 6                                                                | 5                                | 4           | 3   | 2 | 1 | 0 |
|---------------|-------------------------------------|------------------------------------------------------------------|----------------------------------|-------------|-----|---|---|---|
| Reset         | 0                                   | 0                                                                | _                                | _           | _   | _ | _ | _ |
| R/W           | R/W                                 | R/W                                                              | _                                | _           | _   | _ | _ | _ |
| Address       |                                     |                                                                  |                                  | F           | 1h  |   |   |   |
| Note: R = rea | ad only; R/W = r                    | ead/write.                                                       |                                  |             |     |   |   |   |
| Bit           | Descriptio                          | on                                                               |                                  |             |     |   |   |   |
| [7:6]         | 00: LVD_F<br>01: LVD_F<br>10: LVD_F | Level Select<br>LAG Level<br>LAG Level<br>LAG Level<br>LAG Level | = 1.90V.<br>= 2.00V.<br>= 2.10V. |             |     |   |   |   |
| [5:0]         | Reserved<br>These bits              | are reserve                                                      | d must be                        | set to 0000 | 00. |   |   |   |

#### Table 88. LVD Flag Level Selection Register (LVDSEL; Set1, Bank1)





# Chapter 18. Electrical Characteristics

In this chapter, the S3F80P9 MCU's electrical characteristics are presented in the following tables and charts.

- Absolute Maximum Ratings see <u>Table 89</u> on page 293
- DC Electrical Characteristics see <u>Table 90</u> on page 293
- Low Voltage Detect Circuit see <u>Table 92</u> on page 295
- LVD Enable Time see <u>Table 94</u> on page 295
- Power On Reset Circuit see <u>Table 95</u> on page 296
- Data Retention Supply Voltage in Stop Mode see <u>Table 96</u> on page 296
- Stop Mode to Normal Mode Timing Diagrams see Figures 93 and 94 on page 296
- AC Electrical Characteristics see <u>Table 97</u> on page 297
- Input Timing for External Interrupts see Figure 95 on page 297
- Input Timing for Reset see Figure 96 on page 298
- Oscillation Characteristics see <u>Table 98</u> on page 298
- Input/Output Capacitance see <u>Table 99</u> on page 299
- Oscillation Stabilization Time see <u>Table 100</u> on page 299
- Operating Voltage Range see Figure 97 on page 300
- AC Electrical Characteristics for Internal Flash ROM see <u>Table 101</u> on page 300
- ESD Characteristics see <u>Table 102</u> on page 301



| Symbol           | Conditions                                                                                                   | Rating TBD                                                                                                                                                                                                                                           | Unit                                                   |
|------------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
| V <sub>DD</sub>  | -                                                                                                            | -0.3 to +3.8                                                                                                                                                                                                                                         | V                                                      |
| V <sub>IN</sub>  | -                                                                                                            | –0.3 to V <sub>DD</sub> +0.3                                                                                                                                                                                                                         |                                                        |
| V <sub>O</sub>   | All output pins                                                                                              | –0.3 to V <sub>DD</sub> +0.3                                                                                                                                                                                                                         |                                                        |
| I <sub>OH</sub>  | One I/O pin active                                                                                           | -18                                                                                                                                                                                                                                                  | mA                                                     |
|                  | All I/O pins active                                                                                          | -60                                                                                                                                                                                                                                                  |                                                        |
| I <sub>OL</sub>  | One I/O pin active                                                                                           | +30                                                                                                                                                                                                                                                  | mA                                                     |
|                  | All I/O pins active                                                                                          | +150                                                                                                                                                                                                                                                 |                                                        |
| T <sub>A</sub>   | -                                                                                                            | -25 to +85                                                                                                                                                                                                                                           | °C                                                     |
| T <sub>STG</sub> | -                                                                                                            | -65 to +150                                                                                                                                                                                                                                          | °C                                                     |
|                  | V <sub>DD</sub><br>V <sub>IN</sub><br>V <sub>O</sub><br>I <sub>OH</sub><br>I <sub>OL</sub><br>T <sub>A</sub> | $\begin{array}{c c} V_{DD} & - \\ V_{IN} & - \\ V_{O} & All output pins \\ I_{OH} & One I/O pin active \\ All I/O pins active \\ \hline I_{OL} & One I/O pin active \\ All I/O pins active \\ \hline All I/O pins active \\ \hline - \\ \end{array}$ | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ |

### Table 89. Absolute Maximum Ratings ( $T_A = 25^{\circ}C$ )

| Parameter                | Symbol           | Conditions                                                               | Min.                 | Тур. | Max.                | Unit |
|--------------------------|------------------|--------------------------------------------------------------------------|----------------------|------|---------------------|------|
| Operating<br>Voltage     | $V_{DD}$         | f <sub>OSC</sub> = 4MHz, 8MHz                                            | 1.60                 | -    | 3.6                 | V    |
| Input High               | V <sub>IH1</sub> | All input pins except $V_{\text{IH2}}$ and $V_{\text{IH3}}$              | 0.8 V <sub>DD</sub>  | _    | $V_{DD}$            |      |
| Voltage                  | V <sub>IH2</sub> | nRESET                                                                   | 0.85V                | -    | V <sub>DD</sub>     |      |
|                          | V <sub>IH3</sub> | X <sub>IN</sub>                                                          | V <sub>DD</sub> -0.3 | -    | V <sub>DD</sub>     |      |
| Input Low                |                  |                                                                          | 0                    | -    | 0.2 V <sub>DD</sub> |      |
| Voltage V <sub>IL2</sub> |                  | nRESET                                                                   |                      | -    | 0.2 V <sub>DD</sub> |      |
|                          | V <sub>IL3</sub> | X <sub>IN</sub>                                                          |                      | -    | 0.3                 |      |
| Output                   | V <sub>OH1</sub> | V <sub>DD</sub> = 1.70V, I <sub>OH</sub> = –6mA, Port 3.1 only           | V <sub>DD</sub> -0.7 | -    | _                   |      |
| High                     |                  |                                                                          |                      | -    | _                   | _    |
| Voltage                  | V <sub>OH2</sub> | $V_{DD}$ = 1.70V, $I_{OH}$ = -2.2mA, P3.0 and                            | V <sub>DD</sub> -0.7 | -    | _                   |      |
|                          |                  | P2.0–P2.3                                                                |                      | -    | _                   |      |
|                          | V <sub>OH3</sub> | V <sub>DD</sub> = 1.70V, I <sub>OH</sub> = -1mA, Port 0, Port 1,         | V <sub>DD</sub> -1.0 | _    | _                   |      |
|                          |                  | P2.4–P2.7                                                                |                      | _    | _                   |      |
| Output                   | V <sub>OL1</sub> | V <sub>DD</sub> = 1.70V, I <sub>OL</sub> = 8mA, Port 3.1 only            | _                    | 0.4  | 0.5                 | V    |
| Low                      | V <sub>OL2</sub> | $V_{DD}$ = 1.70 V, $I_{OL}$ = 5mA, P3.0 and P2.0–2.3                     |                      | 0.4  | 0.5                 |      |
| Voltage                  | V <sub>OL3</sub> | V <sub>DD</sub> = 1.70V, I <sub>OL</sub> = 2mA, Port 0, Port 1, P2.4–2.7 |                      | 0.4  | 1.0                 |      |

Notes:

Supply current does not include current drawn through internal pull-up resistors or external output current loads.
 I<sub>DD1</sub> includes Flash operating current (for Flash erase/write/read operation).

Zilog Embedded in Life An DXYS Company

294

| Symbol            | Conditions                                                                                       | Min.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Тур.                                                    | Max.                                                  | Unit                                                  |
|-------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|
| I <sub>LIH1</sub> | $V_{IN} = V_{DD}$ , all input pins except $I_{LIH2}$ and $X_{OUT}$                               | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -                                                       | 1                                                     | μA                                                    |
| I <sub>LIH2</sub> | $V_{IN} = V_{DD}, X_{IN}$                                                                        | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | _                                                       | 20                                                    | _                                                     |
| I <sub>LIL1</sub> | $V_{\text{IN}}$ = 0V, all input pins except $I_{\text{LIL2}}$ and $X_{\text{OUT}}$               | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | _                                                       | –1                                                    | μA                                                    |
| I <sub>LIL2</sub> | $V_{IN} = 0V, X_{IN}$                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -                                                       | -20                                                   | _                                                     |
| I <sub>LOH</sub>  | $V_{OUT} = V_{DD}$ , all output pins                                                             | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -                                                       | 1                                                     | μA                                                    |
| ILOL              | V <sub>OUT</sub> = 0V, all output pins                                                           | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | _                                                       | -1                                                    | μA                                                    |
| R <sub>L1</sub>   | $V_{IN}$ = 0V, $V_{DD}$ = 2.35V, $T_A$ = 25°C, Ports 0–3                                         | 44                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 67                                                      | 95                                                    | kΩ                                                    |
| $R_{L2}$          | V <sub>IN</sub> = 0V, V <sub>DD</sub> = 2.35V, T <sub>A</sub> = 25°C, nRESET                     | 150                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 500                                                     | 1000                                                  | _                                                     |
| $R_{FD}$          | $V_{IN} = V_{DD}, V_{DD} = 2.35V, T_A = 25^{\circ}C, X_{IN} = V_{DD}, X_{OUT} = 0V$              | 300                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 700                                                     | 1500                                                  | kΩ                                                    |
| I <sub>DD1</sub>  | Operating Mode <sup>2</sup> ; V <sub>DD</sub> = 3.6V; 8MHz crystal                               | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3                                                       | 6                                                     | mA                                                    |
| I <sub>DD2</sub>  | Idle Mode; V <sub>DD</sub> = 3.6V; 8MHz crystal                                                  | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                                                       | 2                                                     | mA                                                    |
| I <sub>DD3</sub>  | Stop Mode; LVD OFF, V <sub>DD</sub> = 3.6V                                                       | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0.7                                                     | 5                                                     | μA                                                    |
| I <sub>DD12</sub> | Operating Mode, V <sub>DD</sub> = 3.6V; 4MHz crystal                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1.5                                                     | 3                                                     | mA                                                    |
| I <sub>DD22</sub> | Idle Mode, V <sub>DD</sub> = 3.6V; 4MHz crystal                                                  | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0.5                                                     | 1                                                     | mA                                                    |
|                   | ILIH1<br>ILIH2<br>ILIL2<br>ILIL2<br>ILOH<br>ILOH<br>ILOL<br>ILOL<br>ILOL<br>ILOL<br>ILOL<br>ILOL | X<br>OUTX<br>OUTI<br>LIH2VIN = V<br>DD, XINI<br>LIL1VIN = 0V, all input pins except I<br>LIL2 and X<br>OUTI<br>LIL2VIN = 0V, XINI<br>LOHVOUT = V<br>DD, all output pinsI<br>LOHVOUT = 0V, all output pinsI<br>LOLVOUT = 0V, all output pinsI<br>LOLVOUT = 0V, all output pinsR<br>L1VIN = 0V, V<br>DD = 2.35V, TA = 25°C, Ports 0-3R<br>L2VIN = 0V, VDD = 2.35V, TA = 25°C, nRESETR<br>FDVIN = VDD, VDD = 2.35V, TA = 25°C, XIN =<br>VDD, XOUT = 0VIDD1Operating Mode2; VDD = 3.6V; 8MHz crystalIDD2Idle Mode; VDD = 3.6V; 8MHz crystalIDD3Stop Mode; LVD OFF, VDD = 3.6V; 4MHz crystalIDD12Operating Mode, VDD = 3.6V; 4MHz crystal | $ \begin{array}{c c c c c c c c c c c c c c c c c c c $ | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ |

Table 90. DC Electrical Characteristics (Continued) ( $T_A = -25^{\circ}C$  to +85°C,  $V_{DD} = 1.60V$  to 3.6V)

Notes:

1. Supply current does not include current drawn through internal pull-up resistors or external output current loads.

2. I<sub>DD1</sub> includes Flash operating current (for Flash erase/write/read operation).

The adder by LVD on current in Backup Mode is  $18\mu$ A under the conditions shown in Table 95. Backup Mode voltage is V<sub>DD</sub> between LVD and POR.

#### Table 91. LVD Adder Current in Backup Mode

| Conditions                                     | Min. | Тур. | Max. | Unit |
|------------------------------------------------|------|------|------|------|
| LVD on current in Backup Mode $V_{DD}$ = 1.60V | -    | 18   | 35   | μA   |



295

| Parameter                                   | Symbol    | Conditions | Min. | Тур. | Max. | Unit |
|---------------------------------------------|-----------|------------|------|------|------|------|
| Hysteresis Voltage of the LVD               | ΔV        | -          | _    | 100  | 200  | mV   |
| Low Level Detect Voltage for<br>Backup Mode | LVD       | -          | 1.60 | 1.65 | 1.70 | V    |
| Low Level Detect Voltage for                | LVD_FLAG1 | -          | 1.80 | 1.90 | 2.00 | V    |
| Flag Indicator                              | LVD_FLAG2 | _          | 1.90 | 2.00 | 2.10 | V    |
|                                             | LVD_FLAG3 | _          | 2.00 | 2.10 | 2.20 | V    |
|                                             | LVD_FLAG4 | _          | 2.10 | 2.20 | 2.30 | V    |

#### Table 92. Low Voltage Detect Circuit ( $T_A = -25^{\circ}C$ to +85°C)

As indicated in Table 93, the voltage gaps (LVD\_GAPn [n = 1 to 4]) between LVD and LVD FLAGn (n = 1 to 4) feature  $\pm 80$  mV distribution. LVD and LVD FLAGn (n = 1 to 4) are not overlapped. The variation of the LVD FLAGn (n = 1 to 4) and LVD always is shifted in same direction. Essentially, if one chip exhibits a positive tolerance (for example,  $\pm 50$  mV) in LVD FLAG, LVD has a positive tolerance.

#### Table 93. LVD Voltage Gaps

| Symbol                              | Min. | Тур. | Max. | Unit |
|-------------------------------------|------|------|------|------|
| LVD_GAP1                            | 170  | 250  | 330  | mV   |
| LVD_GAP2                            | 270  | 350  | 430  | mV   |
| LVD_GAP3                            | 370  | 450  | 530  | mV   |
| LVD_GAP4                            | 470  | 550  | 630  | mV   |
| GAP Between LVD_Flag1 and LVD_Flag2 | 50   | 100  | 150  | mV   |
| GAP Between LVD_Flag2 and LVD_Flag3 | 50   | 100  | 150  | mV   |
| GAP Between LVD_Flag3 and LVD_Flag4 | 50   | 100  | 150  | mV   |

#### Table 94. LVD Enable Time ( $T_A = -25^{\circ}C$ to +85°C)

| Parameter       | Symbol           | Conditions             | Min. | Тур. | Max. | Unit |
|-----------------|------------------|------------------------|------|------|------|------|
| LVD enable time | t <sub>LVD</sub> | V <sub>DD</sub> = 1.4V | _    | _    | 50   | μs   |

In Stop Mode, LVD turns off. When an external interrupt occurs, LVD requires  $t_{LVD}$  during max.50µs to wake up. If  $V_{DD}$  is below  $V_{LVD}$  after external interrupt, chip enters Backup Mode. Because  $t_{LVD}$  time is not enough to start oscillation, chip is not operated to abnormal state.





296

### Table 95. Power On Reset Circuit ( $T_A = -25^{\circ}C$ to +85°C)

| Parameter                    | Symbol           | Conditions | Min. | Тур. | Max. | Unit |
|------------------------------|------------------|------------|------|------|------|------|
| Power on reset (POR) Voltage | V <sub>POR</sub> | _          | 0.8  | 1.1  | 1.4  | V    |

#### Table 96. Data Retention Supply Voltage in Stop Mode ( $T_A = -25^{\circ}C$ to +85°C)

| Parameter                     | Symbol            | Conditions                            | Min. | Тур. | Max. | Unit |
|-------------------------------|-------------------|---------------------------------------|------|------|------|------|
| Data Retention Supply Voltage | V <sub>DDDR</sub> | -                                     | 0.8  | -    | 3.6  | V    |
| Data Retention Supply Current | I <sub>DDDR</sub> | V <sub>DDDR</sub> = 1.0V<br>Stop Mode | -    | -    | 1    | μA   |

Note: Data Retention Supply Current means that the minimum supplied current for data retention. When the battery voltage is not sufficient (i.e., the supply current is < 1 µA), the data retention could be not be guaranteed.











| Parameter                          | Symbol                                   | Conditions                                  | Min. | Тур. | Max. | Unit |
|------------------------------------|------------------------------------------|---------------------------------------------|------|------|------|------|
| Interrupt Input<br>High, Low Width | t <sub>INTH</sub> ,<br>t <sub>INTL</sub> | P0.0–P0.7, P2.0–P2.7 V <sub>DD</sub> = 3.6V | 200  | 300  | -    | ns   |
| nRESET Input<br>Low Width          | t <sub>RSL</sub>                         | Input V <sub>DD</sub> = 3.6V                | 1000 | _    | -    |      |





**Note:** In Figure 95,  $t_{CPU} = 1$  CPU clock period.









**Note:** In Figure 96,  $T_{WAIT} = 4096 \text{ x } 16 \text{ x } 1/f_{OSC}$ .

| Table 98 | Oscillation | Characteristics | (T <sub>A</sub> = | –25°C t | o +85°C) |
|----------|-------------|-----------------|-------------------|---------|----------|
|----------|-------------|-----------------|-------------------|---------|----------|

| Oscillator     | Clock Circuit                                | Conditions                         | Min. | Тур. | Max. | Unit |
|----------------|----------------------------------------------|------------------------------------|------|------|------|------|
| Crystal        |                                              | CPU clock oscillation<br>frequency | 1    | -    | 8    | MHz  |
| Ceramic        |                                              | CPU clock oscillation<br>frequency | 1    | -    | 8    | MHz  |
| External Clock | External → □ XIN<br>Clock<br>Open Pin □ XOUT | X <sub>IN</sub> input frequency    | 1    | -    | 8    | MHz  |

>



299

nd in Life

DXYS Company

### Table 99. Input/Output Capacitance ( $T_A = -25^{\circ}C$ to +85°C)

| Parameter          | Symbol           | Conditions                                                          | Min. | Тур. | Max. | Unit |
|--------------------|------------------|---------------------------------------------------------------------|------|------|------|------|
| Input Capacitance  | C <sub>IN</sub>  | f = 1MHz                                                            | _    | -    | 10   | pF   |
| Output Capacitance | C <sub>OUT</sub> | $^{-}V_{DD}$ = 0V, unmeasured pins are<br>- connected to $V_{SS}$ . |      |      |      |      |
| I/O Capacitance    | C <sub>IO</sub>  | - connected to v <sub>SS</sub> .                                    |      |      |      |      |

### Table 100. Oscillation Stabilization Time (T<sub>A</sub> = $-25^{\circ}$ C to $+85^{\circ}$ C, V<sub>DD</sub> = 1.8V to 3.6V)

| Parameter                    | Conditions                                                                                              | Min. | Тур.                              | Max. | Unit |
|------------------------------|---------------------------------------------------------------------------------------------------------|------|-----------------------------------|------|------|
| Main crystal                 | f <sub>OSC</sub> > 1MHz.                                                                                | -    | _                                 | 20   | ms   |
| Main ceramic                 | Oscillation stabilization occurs when V <sub>DD</sub> is equal to the minimum oscillator voltage range. | -    | -                                 | 10   |      |
| External clock (main system) | $X_{\mbox{\scriptsize IN}}$ input High and Low width (t_{XH}, t_{XL}).                                  | 25   | _                                 | 500  | ns   |
| Oscillator stabilization     | t <sub>WAIT</sub> when released by a reset <sup>1</sup> .                                               | _    | 2 <sup>16</sup> /f <sub>OSC</sub> | -    | ms   |
| wait time                    | t <sub>WAIT</sub> when released by an interrupt <sup>2</sup> .                                          | -    | -                                 | _    | ms   |

Notes:

f<sub>OSC</sub> is the oscillator frequency.
 The duration of the oscillation stabilization time (t<sub>WAIT</sub>) when it is released by an interrupt is determined by the setting in the Basic Timer Control Register, BTCON.







Figure 97. Operating Voltage Range

**Note:** In Figure 97, the minimum instruction clock = 1/4n x oscillator frequency, in which n = 1, 2, 8, or 16; A = 1.60V at 8MHz.

| Parameter                        | Symbol           | Conditions             | Min.   | Тур. | Max. | Unit  |
|----------------------------------|------------------|------------------------|--------|------|------|-------|
| Flash Erase/Write/Read Voltage   | Fewrv            | V <sub>DD</sub>        | 1.60   | 3.3  | 3.6  | V     |
| Programming Time <sup>1</sup>    | Ftp              | _                      | 20     | -    | 30   | μs    |
| Sector Erasing Time <sup>2</sup> | Ftp 1            |                        | 4      | _    | 12   | ms    |
| Chip Erasing Time <sup>3</sup>   | Ftp 2            |                        | 32     | -    | 70   | ms    |
| Data Access Time                 | Ft <sub>RS</sub> | V <sub>DD</sub> = 2.0V | _      | 250  | _    | ns    |
| Number of Writing/Erasing        | FNwe             | -                      | 10,000 | -    | _    | Times |
| Data Retention                   | Ftdr             | _                      | 10     | _    | _    | Years |

Note:

1. The programming time is the period during which one byte (8-bit) is programmed.

2. The sector erasing time is the period during which all 128 bytes of one sector block are erased.

3. For the S3F80P9 MCU, chip erasure is available in Tool Program Mode only.





#### Table 102. ESD Characteristics

| Parameter               | Symbol           | Conditions | Min. | Тур. | Max. | Unit |
|-------------------------|------------------|------------|------|------|------|------|
| Electrostatic Discharge | V <sub>ESD</sub> | HBM        | 2000 | _    | -    | V    |
|                         |                  | MM         | 200  | _    | _    | V    |
|                         |                  | CDM        | 500  | _    | -    | V    |

Note: If on-board programming is required, it is recommended that add a  $0.1 \mu$ F capacitor between the TEST pin and  $V_{SS}$  for better noise immunity; otherwise, connect the TEST pin to  $V_{SS}$  directly. It is recommended also that add a  $0.1 \mu$ F capacitor between nRESET pin and  $V_{SS}$  for better noise immunity.





# Chapter 19. Mechanical Data

The S3F80P9 microcontroller is currently available in a 44-pin QFP package, 32-pin SOP, 32-pin QFN, and 28-pin SOP packages shown in Figures 98 through 101, respectively.



Figure 98. 44-pin QFP Package Dimensions

**Note:** In Figure 98, dimensions are in millimeters.





Figure 99. 32-Pin SOP Package Dimensions

**Note:** In Figure 99, dimensions are in millimeters.

>

s





Figure 100. 32-Pin QFN Package Dimensions

**Note:** In Figure 100, dimensions are in millimeters.





Figure 101. 28-Pin SOP Package Dimensions

**Note:** In Figure 101, dimensions are in millimeters.



# Chapter 20. Flash Programming

This chapter discusses the Tool Program Mode of the S3F80P9 single-chip MCU, which features on-chip Flash memory accessible via the serial data format.

**Note:** See the <u>Embedded Flash Memory Interface</u> chapter on page 270 to learn more about User Program Mode.

Table 103 lists the pins used to read, write, and erase Flash memory when operating in Tool Program Mode.

|                            | During Programming |                              |                               |                               |                               |     |                                                                                                                                                                                                                                                                                 |
|----------------------------|--------------------|------------------------------|-------------------------------|-------------------------------|-------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Normal<br>Chip Pin<br>Name | Pin<br>Name        | 28-Pin<br>SOP<br>Pkg.<br>Pin | 32-Pin<br>SOP<br>Pkg.<br>Pins | 32-Pin<br>QFN<br>Pkg.<br>Pins | 44-Pin<br>QFP<br>Pkg.<br>Pins | I/O | Function                                                                                                                                                                                                                                                                        |
| P0.0                       | SDAT               | 13                           | 17                            | 22                            | 30                            | I/O | Serial data pin. Output port when<br>reading and input port when writing.<br>SDAT (P0.0) can be assigned as an<br>input or push-pull output port.                                                                                                                               |
| P0.1                       | SCLK               | 14                           | 18                            | 23                            | 31                            | Ι   | Serial clock pin. Input only pin.                                                                                                                                                                                                                                               |
| TEST                       | TEST               | 4                            | 4                             | 9                             | 9                             | I   | Tool Mode selection when the TEST pin sets logic value 1. If the user is using the Flash writer Tool Mode (for example, spw2+, etc.), user should connect the TEST pin to $V_{DD}$ . (The S3F80P9 MCU supplies high voltage 12.5V by internal high voltage generation circuit.) |
| nRESET                     | nRESET             | 7                            | 7                             | 12                            | 12                            | Ι   | Chip initialization.                                                                                                                                                                                                                                                            |
| V <sub>DD</sub>            | V <sub>DD</sub>    | 28                           | 32                            | 5                             | 5                             | _   | Power supply pin for logic circuit. $V_{DD}$ should be tied to +3.3V during programming.                                                                                                                                                                                        |
| V <sub>SS</sub>            | V <sub>SS</sub>    | 1                            | 1                             | 6                             | 6                             | —   | System ground voltage.                                                                                                                                                                                                                                                          |

### Table 103. Flash Operations in Tool Program Mode



## 20.1. Test Pin Voltage

The TEST pin on the socket board for the OTP/MTP writer must be connected to  $V_{DD}$  (3.3 V). This TEST pin must not be connected to  $V_{PP}$  (12.5 V), which is generated from the OTP/MTP Writer. Therefore, the specific socket aboard the S3F80P9 MCU must be used when writing or erasing using OTP/MTP writer.

## **20.2. Operating Mode Characteristics**

When 3.3 V is supplied to the TEST pin of the S3F80P9 MCU, the Flash ROM Programming Mode is entered. The operating mode (read, write, or read protection) is selected according to the input signals to the pins listed in Table 104.

| V <sub>DD</sub> | Test | REG/nMEM | Address<br>(A15–A0) | R/W | Mode                       |
|-----------------|------|----------|---------------------|-----|----------------------------|
| 3.3V            | 3.3V | 0        | 0000h               | 1   | Flash ROM read.            |
|                 | 3.3V | 0        | 0000h               | 0   | Flash ROM program.         |
|                 | 3.3V | 1        | 0E3Fh               | 0   | Flash ROM read protection. |

#### Table 104. Operating Mode Selection Criteria



# Chapter 21. Development Tools

## 21.1. Overview

Zilog offers software and hardware tools for S3 application development. Alternatively, a complete suite of 3rd party tools can be used. Applications targeting S3F8-series micro-controllers can use either the low-cost Zilog library-based Development Platform toolset or more sophisticated 3rd party emulator-based development tools. Applications targeting S3C8-series microcontrollers typically require the use of 3rd party emulator-based development tools.

Section 21.2 describes using 3rd party emulators (such as the OPENice i500 or i2000) to interface with a device-specific target board for application development on S3C8-series (or S3F8-series) microcontrollers. Section 21.3 describes the Zilog library-based Development Platform for Flash-based S3F8-series microcontrollers.

## 21.2. Emulator-based Development System

Figure 102 shows an emulator-based development system utilizing an emulator to interface with an application board through a Zilog-provided Target Board.





#### Figure 102. Emulator-based Development System Configuration

The S3 Emulator Based Development System includes the components listed in the following sections.

### 21.2.1. Host Software

Host software is required to create and debug S3 application programs in C or assembly language. The host software program converts the application source code into an executable format that is downloa ded into the evaluation (EVA) chip on the target board for program execution/debugging. Optionally, the probe adapter cable(s) can be connected between the target board and the application board to debug program interaction with components on the application board.

Zilog provides the Zilog Developer Studio (ZDS) software suite host software package free of charge for any PC running a supported version of the Windows operating system. Alternatively, 3rd party host software packages (such as the IAR Embedded Workbench



DXYS Company

310

host software package) are available for purchase from vendor websites. The ZDS S3 software package is available for free download from the Zilog website.

## 21.2.2. Target Boards

Target boards are available for all S3C8/S3F8-series microcontrollers. Each target board includes the cables and adapters necessary to interface with an application board. The target board can be used with a 3rd party emulator to enable application debugging with or without an application board. Alternatively, the emulator can be used to program the target MCU on the application board using the supplied 10- circuit programming cable. The TB80Q0 target board can be used with application boards targeting the S3F80QB MCU.

Figure 103 shows how the TP80Q0 Target Board is configured. The symbol "◀" marks the starting point of the jumper signals.



Figure 103. TB80PB Target Board Configuration

**Notes:** 1. TB80PB should be supplied 3.3 V normally. Therefore, the power supply from Emulator should be set to 3.3 V for the target board operation. If the power supply from





Emulator is set to 5V, you should activate the 3.3V regulator on the TB80PB by setting the related jumpers (see Figure 103).

2. The symbol  $\blacktriangleleft$  marks the start point of jumper signals.

Table 105 lists the operation selection settings for the TB80PB Target Board.

| JP#                            | Description                                                          | 1–2 Connection                                                                                                                                                                                                                                                                          | 2–3 Connection                                           | Default<br>Setting     |
|--------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------|
| S1                             | Target board power source                                            | Use JP7 (V <sub>CC</sub> )                                                                                                                                                                                                                                                              | Not Connected                                            | Join 1–2               |
| JP1                            | Target board mode selection                                          | H: Main Mode                                                                                                                                                                                                                                                                            | L: EVA Mode                                              | Join 2–3               |
| JP2                            | Operation Mode                                                       | H: User Mode                                                                                                                                                                                                                                                                            | L: Test Mode                                             | Join 1–2               |
| JP3                            | MDS Version                                                          | SMDS2                                                                                                                                                                                                                                                                                   | SMDS2+,SK-1200,<br>OPENIce I-500                         | Join 2–3               |
| JP4 (To User_V <sub>CC</sub> ) | Target System is supplied $V_{DD}$                                   | Target System is supplied V <sub>DD</sub> from user system.                                                                                                                                                                                                                             | Target system is not supplied $V_{DD}$ from user system. | On setting             |
| JP5                            | Board peripheral power connection                                    | Board peripheral pov                                                                                                                                                                                                                                                                    | ver connection                                           | Connect                |
| JP6                            | When supplied 5V in target board, generation of 3.3V using regulator | In selecting a 3.3V<br>emulator, do not use<br>a 3.3V regulator.                                                                                                                                                                                                                        | In selecting a 5V<br>emulator, use a 3.3V<br>regulator.  | Join 2–3               |
| JP7, JP9                       | Power connector                                                      | JP7: V <sub>CC</sub> ; JP9: GND                                                                                                                                                                                                                                                         |                                                          | -                      |
| JP8                            | 80PBX V <sub>DD</sub> power connection                               | 80PBX V <sub>DD</sub> power co                                                                                                                                                                                                                                                          | onnection                                                | Connect                |
| JP10                           | Clock source selection                                               | When using the internal clock source<br>which is generated from Emulator, join<br>connector 2–3 and 4–5 pin. If user wants<br>to use the external clock source as a<br>crystal, user should change the jumper<br>setting from 1–2 to 5–6 and connect Y1 to<br>an external clock source. |                                                          | Emulator<br>2–3<br>4–5 |
| JP11, 12                       | Not used for TB80PB                                                  |                                                                                                                                                                                                                                                                                         | _                                                        | No Connect             |
| SW1                            | Generation low active<br>reset signal to S3F80P9<br>EVA chip         | Push switch                                                                                                                                                                                                                                                                             |                                                          | -                      |

#### Table 105. Setting of the Jumper in TB80PB Target Board



Embedded in Life 312

#### Table 105. Setting of the Jumper in TB80PB Target Board (Continued)

| JP#                     | Description                                  | 1–2 Connection                                                                                       | 2–3 Connection                                              | Default<br>Setting |
|-------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------|
| SW2                     | Smart Option at address<br>3Eh               | Dip switch for the Sm<br>is mapped to address<br>functions; see the En<br><u>Memory Interface</u> ch | nbedded Flash                                               | -                  |
| SW3                     | Smart Option at address<br>3Fh               | Dip switch for the Sm<br>is mapped to address<br>functions; see the En<br>Memory Interface ch        | nbedded Flash                                               | -                  |
| Y1                      | External Clock Source                        | Connecting points fo source                                                                          | r external clock                                            | -                  |
| J3                      | Header for Flash serial programming signals  | To program an intern signals with Flash wr                                                           | al Flash, connect the iter tool                             | J3                 |
| To User_V <sub>CC</sub> | Target System is supplied<br>V <sub>DD</sub> | Target System is not<br>supplied V <sub>DD</sub> from<br>user system.                                | Target System is supplied V <sub>DD</sub> from user system. | Join 2–3           |

The TB80PB Target Board features the LEDs listed in Table 106.

#### Table 106. TB80PB Target Board LEDs

| nRESET LED | This LED is OFF when the Reset switch is ON.                       |
|------------|--------------------------------------------------------------------|
| Idle LED   | This LED is ON when the evaluation chip (S3E80PB) is in Idle Mode. |
| Stop LED   | This LED is ON when the evaluation chip (S3E80PB) is in Stop Mode. |



J2 P2.3/INT8 P2.2/INT7 44 C 1 P2.1/INT6 P2.4/INT9/CIN0 2 43 P2.0/INT5 P3.0/T0PWM/T0CAP 3 42 P3.1/REM 4 41 □ P4.0 5 40 □ P4.1 VDD 🗆 6 39 □ P4.2 Vss ⊏ □ P4.3 □ P0.7/INT4 Хоит 🗆 7 38 37 8 Xin 🗖 36 9 P0.6/INT4 TEST D P0.5/INT4 P2.5/INT9/CIN1 35 10 50-Pin DIP Connector P2.6/INT9/CIN2 11 34 P0.4/INT4 D P0.3/INT3 RESET 12 33 13 32 P3.4 🗆 P0.2/INT2 P3.5 🗆 14 31 P0.1/INT1/SCLK P2.7/INT9/CIN3 15 30 P0.0/INT0/SDAT Б P4.4 P1.0 □ 16 29 - P4.5 P3.2/T0CK 17 28 □ P4.6 P3.3/T1CAP/T2CAP 18 27 26 P4.7 □ 19 ⊐ P1.7 P1.1 20 25 🗖 P1.6 P1.5 21 24 P1.2 P1.3 □ P1.4 □ N.C 22 23 N.C □ □ N.C N.C □ N.C □ □ N.C

Pin assignments for the TB80PB Target Board are shown in Figure 104.

Figure 104. 50-Pin Connector Pin Assignment, User System

**Note:** N.C means No Connection.

The TB80PB Target Board should normally be supplied with 3.3 V. Therefore, the power supply from the emulator should be set to 3.3 V for target board operation. If the power supply from the emulator is set to 5 V, activate a 3.3 V regulator on the TB80PB Target Board by setting the related jumpers; see Table 105.



# 21.2.3. Optional Probe Adapter Cable(s) and Application Board

The target board can be connected to a customer-designed application board using the optional probe adapter cable(s), as shown in Figure 105. This allows the EVA chip on the target board to interact with components on the application board while debugging the application.



Figure 105. TB80PB Probe Adapter Cable and Application Board

## 21.3. Zilog Library-based Development Platform

The Zilog developer platform is a suite of low-cost highly-integrated software and hardware tools for any PC running a supported version of Windows. The developer platform is composed of three components – the host Integrated Development Environment (IDE) software, the S3 Flash In-System Programmer (ISP) II USB interface, and a development board with a standard 10-pin ISP II connector. Together, these tools cost only a fraction of the price of most other 3rd party compilers, programmers/ emulators, or target boards.

Features include:

- Very low cost development tools
- Easy setup
- Source-level debugging using the application hardware board



## 21.3.1. Zilog Developmer Platform Components

Figure 106 shows the simplicity of connecting all of the components of the Zilog developer platform.



Figure 106. Zilog Development Platform

#### 21.3.1.1. ZDS IDE

The Zilog Developer Studio (ZDS) Integrated Development Environment (IDE) is a suite of software tools that run on a Windows-based host PC. These tools include an editor used to create application programs in C or assembly, a compiler, assembler, a linker used to convert the application source code into an executable program image, and a debugger that allows the developer to single-step their application source code while it is executing on the actual target HW platform.

ZDS is completely free of charge and available from the Zilog website. For more information about the features of the ZDS IDE, please refer to the Zilog Developer Studio Help file integrated within the ZDS IDE by clicking the Help Topics item available through the IDE's Help menu, or by pressing F1 on the PC keyboard.

#### 21.3.1.2. S3 Flash ISP

The Zilog S3 Flash ISP II is a low cost hardware interface between the PC and the application board or Zilog development board. The ISP II connects to the Windows PC through a USB cable and connects to the application or development board through a 10-pin ribbon cable. ZDS uses the ISP II to access Flash memory on the S3 target for read, erase, and program operations. Additionally, ZDS can use the S3 Flash ISP II to debug applications built with a Zilog-provided debug library.

#### 21.3.1.3. Application/Development Board

The S3 Flash ISP II communicates with the S3 microcontroller on a Zilog development board, or a customer application board, through a 10-pin ribbon cable. This requires the application or development board design to include the components shown in Figure 107.





Figure 107. PCB Design Guide for In System Programming

Some S3 devices have a VPP/Test pin shared with a GPIO pin which can also be configured as the Reset pin. When designing a PCB that requires In-System Programming support for S3 devices with a shared VPP/ Reset pin, do not connect the Reset signal (pin 6) from the 10-pin ISP II connector to the S3 MCU. Instead, connect the MCU VPP/ Reset pin to the Test/ VPP signal (pin 2) of the ISP II connector with RRST and CRST. In this instance, it is not necessary to include  $R_{VPP}$  or  $C_{VPP}$ .

Table 107 shows the recommended values for the passive components in the ISP II circuit of Figure 107.

| ISP Signal<br>(Pin Number) | Passive Component           | Notes                                                                                                                                                                                                                            |
|----------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VPP/Test (2)               | CVPP = 0.1 uF<br>RVPP = 10K | If the S3 MCU has a shared VPP/Reset pin, connect the ISP II VPP/ Test pin to the MCU VPP/Test pin.                                                                                                                              |
| VDD (4)                    | CVDD = 0.1 uF               |                                                                                                                                                                                                                                  |
| Reset (6)                  | CRST = 0.1 uF<br>RRST = 40K |                                                                                                                                                                                                                                  |
| SDAT (8)<br>SCLK (10)      |                             | The ZDS IDE and S3 Flash ISP II cannot be used to<br>debug applications that use the GPIO pins associated<br>with the SCLK & SDAT signals. In this instance, it is only<br>possible to access Flash Memory in the target S3 MCU. |
| GND (1, 3, 5, 7, 9)        |                             | Connect all odd number pins of the ISP connector to GND on the target board and S3 MCU.                                                                                                                                          |

| Table 107. | ISPII | Circuit | Recommended | Values |
|------------|-------|---------|-------------|--------|
|------------|-------|---------|-------------|--------|



Refer to the schematic diagram in the appropriate Zilog Development Kit User Manual for a complete reference design that includes an ISP II interface circuit applicable to a particular series of S3 devices. Zilog recommends keeping the traces connecting SCLK and SDAT to the ISP II connector as short as possible.

### 21.3.2. Compatibility with 3rd Party Tools

The Zilog IDE can also be used with 3rd party development tools. For example, the ZDS IDE can program a Hex file generated by a 3rd party compiler such as the IAR Embedded Workbench using the Zilog S3 Flash ISP II or a 3rd party programmer such as the OPEN-ice-i2000 emulator. Information regarding 3rd party development tools can be found in section 21.4.

# 21.3.3. Benefits and Limitations of Zilog Development Tools

Zilog development tools provide a low cost turnkey solution capable of creating and debugging S3 applications on Zilog development boards or customer application boards. Debugging applications on a particular S3 target typically requires the application to be built with a Zilog-provided debug library that is capable of interfacing with the S3 Flash ISP II. The debug library consumes some amount of code space on the S3 target depending on the set of debugging features supported by the particular debug library linked to the application.

The ZDS IDE and S3 Flash ISP II can be used to program Flash memory on all Zilog S3 microcontrollers; however, single-step debugging support may not be available for every series of Zilog S3 microcontroller. For more information regarding the debugging features available on a particular S3 microcontroller, refer to the S3 ISP II Interface Debug Library chapter of the Zilog Developer Studio Help file available within the ZDS S3 IDE.



## 21.3.4. Development Tools

Zilog, in conjunction with third parties, provides a complete line of development tools that support the S3 Family of Microcontrollers. With long experience in developing MCU systems, these third party firms are bonafide leaders in MCU development tool technology.

#### In-circuit Emulators

• <u>YIC</u> – OPENice-i500/2000

| OPENice-i500  | YIC System                                                                                                          |
|---------------|---------------------------------------------------------------------------------------------------------------------|
|               | TEL: 82-31-278-0461<br>FAX: 82-31-278-0463<br>E-mail: support@yicsystem.com<br>URL: <u>http://www.yicsystem.com</u> |
| OPENice-i2000 | YIC System                                                                                                          |
|               | TEL: 82-31-278-0461<br>FAX: 82-31-278-0463<br>E-mail: support@yicsystem.com<br>URL: <u>http://www.yicsystem.com</u> |

#### Zilog Library-based Development Tools

• <u>Zilog</u> – S3USBISP000ZACG S3 Flash ISP II

| S3USBISP000ZACG | Zilog                                                                                               |
|-----------------|-----------------------------------------------------------------------------------------------------|
|                 | TEL: (408) 457-9000<br>FAX: (408) 416-0223<br>E-mail:s3sales@zilog.com<br>URL: http://www.zilog.com |





#### Programmers (Writer)

- <u>Seminix</u> GW-uni2
- <u>C&A Tech</u> GW-Pro2
- <u>Elnec</u> BeeHive series
- <u>Zilog</u> S3 Flash ISP II

|                                       | GW-uni2<br>Gang Programmer for OTP/MTP/FLASH<br>MCU                                                                | Seminix                                                         |  |
|---------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--|
|                                       | <ul> <li>Support all SAMSUNG OTP and MTP<br/>devices with SAMSUNG standard seri-<br/>al protocol format</li> </ul> | TEL: 82-31-703-7891                                             |  |
| Eler &                                | <ul> <li>Program up to 8 devices at one time</li> </ul>                                                            | FAX: 82-31-702-7869                                             |  |
| a a a a a a a a a a a a a a a a a a a | <ul> <li>Operation mode: 1.PC base 2.Stand-<br/>alone (no PC)</li> </ul>                                           | E-mail: sales@seminix.com<br>URL: <u>http://www.seminix.cor</u> |  |
|                                       | <ul> <li>Very fast programming speed: OTP(2<br/>Kbps) MTP(10 Kbps)</li> </ul>                                      |                                                                 |  |
|                                       | <ul> <li>Maximum buffer memory:100 Mbyte</li> </ul>                                                                |                                                                 |  |
|                                       | <ul> <li>Hex data file download via USB port<br/>from PC</li> </ul>                                                |                                                                 |  |
|                                       | <ul> <li>Support simple GUI (Graphical User In-<br/>terface)</li> </ul>                                            |                                                                 |  |
|                                       | <ul> <li>Support data format: Intel hex, SAM-<br/>SUNG hex, Binary</li> </ul>                                      |                                                                 |  |
|                                       | <ul> <li>Device information can be set by a de-<br/>vice part number</li> </ul>                                    |                                                                 |  |
|                                       | <ul> <li>LCD Display (Stand-alone mode opera-<br/>tion)</li> </ul>                                                 |                                                                 |  |
|                                       | -Display an operation state                                                                                        |                                                                 |  |
|                                       | <ul> <li>Touch key (Stand-alone mode opera-<br/>tion)</li> </ul>                                                   |                                                                 |  |
|                                       | <ul> <li>System upgradeable</li> </ul>                                                                             |                                                                 |  |
|                                       | <ul> <li>The system firmware can be<br/>upgraded simply by the user</li> </ul>                                     |                                                                 |  |





320

|                    | GW-Pro Gang Programmer                                                                                                                                                            | C & A Technology                                           |  |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--|
|                    | <ul> <li>Programming of 8 MCUs at a time</li> </ul>                                                                                                                               |                                                            |  |
|                    | <ul> <li>Fast programming speed (2 Kbyte/sec</li> </ul>                                                                                                                           | <sup>;)</sup> TEL: 02-2612-9027                            |  |
|                    | <ul> <li>Possible without PC (standalone)</li> </ul>                                                                                                                              | E-mail: jhc115@cnatech.com                                 |  |
| 11 12 12           | <ul> <li>Search operation based on a PC</li> </ul>                                                                                                                                | URL: http://www.cnatech.com                                |  |
| 1112               | <ul> <li>Enough features to support Gang Pro-<br/>grammer</li> </ul>                                                                                                              |                                                            |  |
|                    | <ul> <li>Off data is also preserved</li> </ul>                                                                                                                                    |                                                            |  |
|                    | <ul> <li>Key Lock function to prevent malfunc-<br/>tion Good and bad quantity counter</li> </ul>                                                                                  |                                                            |  |
|                    | <ul> <li>Program completion notification<br/>(sound)</li> </ul>                                                                                                                   |                                                            |  |
|                    | <ul> <li>Easy-to-use (PC) menu</li> </ul>                                                                                                                                         |                                                            |  |
|                    | Beehive204                                                                                                                                                                        | Elnec                                                      |  |
| dia                | <ul> <li>Four independent universal program-<br/>ming sites</li> </ul>                                                                                                            | TEL: +421-51-7734328<br>FAX: +421-51-7732797               |  |
| Add Barry          | <ul> <li>Two BeeHive 204 multiprogrammers<br/>can be attached to one PC to better ut<br/>lize programming workplace</li> </ul>                                                    | E-mail:tech2@elnec.com<br>URL: <u>http://www.elnec.com</u> |  |
| AND REAL PROPERTY. | <ul> <li>Extremely fast programming, one of the<br/>fastest programmers in this category.</li> <li>Sustainable programming speed great<br/>er than 5 Mbytes per second</li> </ul> |                                                            |  |
|                    | <ul> <li>Powerful independent pin driver circuit<br/>for each and every pin of the program-<br/>mer</li> </ul>                                                                    |                                                            |  |
|                    | <ul> <li>In-circuit programming capability<br/>through ISP connector</li> </ul>                                                                                                   |                                                            |  |
|                    | <ul> <li>Very low voltage support for the latest<br/>Flash memory chips</li> </ul>                                                                                                |                                                            |  |
|                    | <ul> <li>ESD protection on each pin of the sock<br/>et's USB (up to 480 Mbit/s) interface to<br/>PC</li> </ul>                                                                    |                                                            |  |
|                    | <ul> <li>Comfortable and easy-to-use control<br/>program; works with all versions of MS<br/>Windows from Windows XP to Win-<br/>dows 10 (32-bit and 64-bit)</li> </ul>            |                                                            |  |





| S3 Flash In-System ProgrammerII                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Zilog |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| Zilog's S3 Flash ISP II provides an interface<br>between any development or application<br>board with an S3 microcontroller device to<br>the high-speed USB port of a PC on which<br>Zilog Developer Studio II for S3 Family<br>devices (ZDS II – S3) is installed.<br>The ISP II allows the Flash memory space<br>on any S3 Family device to be programmed,<br>and also offers limited debugging<br>capabilities when used together with the<br>Zilog Debug Library.<br>The following features are available with the<br>S3 Flash ISP II when using ZDS II for S3<br>Family devices: |       |
| <ul> <li>Download code to Flash and begin to<br/>program execution</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |
| <ul> <li>Break program execution arbitrarily</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |
| <ul> <li>Single-step debugging of the applica-<br/>tion, view/edit memory and S3 special<br/>function registers. Resume normal pro-<br/>gram operation after a breakpoint</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                  |       |
| <ul> <li>Insert multiple breakpoints in a program<br/>at compile/assembly time</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |

To obtain the S3 Family development tools that will satisfy your S3F80P9 development objectives, contact your local <u>Zilog Sales Office</u>, or visit Zilog's <u>Third Party Tools</u> page to review our list of third party tool suppliers.





## Chapter 22. Ordering Information

Table 108 identifies the basic features and package styles available for the S3F80P9 MCU.

| Device          | Flash<br>Size | RAM<br>Size | GPIO | Bit-<br>Programmable<br>Ports | Package      |
|-----------------|---------------|-------------|------|-------------------------------|--------------|
| S3F80P9XZZ-QZ89 | 32KB          | 1296 B      | 26   | 4                             | 44-pin QFP   |
| S3F80P9XZZ-SO99 | 32KB          | 1296 B      | 26   | 4                             | 32-pin SOP   |
| S3F80P9XZZ-KO79 | 32 K B        | 1296 B      | 26   | 4                             | 32-pin QFN   |
| S3F80P9XZZ-SN99 | 32KB          | 1296 B      | 22   | 4                             | 28-pin SOP   |
| S3F80P9XZZ-COC9 | 32KB          | 1296 B      | 26   | 4                             | Pellet (Die) |

#### Table 108. Ordering Information for the S3F80P9 MCU



## 22.1. Part Number Suffix Designations

Zilog part numbers consist of a number of components. For example, part number S3F80P9XZZ-KO79 is an unmasked 8-bit general-purpose MCU with 32KB of Flash memory in a 32-pin package.





## **Customer Support**

To share comments, get your technical questions answered, or report issues you may be experiencing with our products, please visit Zilog's Technical Support page at <u>http://support.zilog.com</u>.

To learn more about this product, find additional documentation, or to discover other facets about Zilog product offerings, please visit the Zilog Knowledge Base at <u>http://</u> <u>zilog.com/kb</u> or consider participating in the Zilog Forum at <u>http://zilog.com/forum</u>.

This publication is subject to replacement by a later edition. To determine whether a later edition exists, please visit the Zilog website at <u>http://www.zilog.com</u>.